CN1711625A - 通过离子注入和热退火获得的在Si或绝缘体上硅衬底上的弛豫SiGe层 - Google Patents
通过离子注入和热退火获得的在Si或绝缘体上硅衬底上的弛豫SiGe层 Download PDFInfo
- Publication number
- CN1711625A CN1711625A CNA2003801035173A CN200380103517A CN1711625A CN 1711625 A CN1711625 A CN 1711625A CN A2003801035173 A CNA2003801035173 A CN A2003801035173A CN 200380103517 A CN200380103517 A CN 200380103517A CN 1711625 A CN1711625 A CN 1711625A
- Authority
- CN
- China
- Prior art keywords
- layer
- pseudomorphic
- epitaxial
- substrate
- range
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10P30/204—
-
- H10P14/20—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
-
- H10P14/2904—
-
- H10P14/2905—
-
- H10P14/3411—
-
- H10P14/38—
-
- H10P14/3802—
-
- H10P14/3822—
-
- H10P30/208—
-
- H10P90/1906—
-
- H10P90/1914—
-
- H10P95/90—
-
- H10W10/181—
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/933—Germanium or silicon or Ge-Si on III-V
Landscapes
- Recrystallisation Techniques (AREA)
- Junction Field-Effect Transistors (AREA)
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
| 合金成分x | 层厚[nm] | 应变弛豫[%] | RMS粗糙度[nm] | 螺旋位错密度[x105cm-2] |
| 0.15 | 460 | 86 | 0.60 | 0.8a,b |
| 0.15 | 250 | 82 | 0.62 | 2.0a,b |
| 0.17 | 101 | 47 | 0.29 | 2-3a |
| 0.19 | 97 | 46 | 0.39 | <2.0a |
| 0.19 | 170 | 70 | 0.40 | <2.0a,b |
| 0.19 | 256 | 84 | 0.52 | <2.0a,b |
| 0.19 | 334 | 90 | 0.79 | <2.0a,b |
| 0.21 | 110 | 64 | 0.28 | 0.4a |
| 0.21 | 188 | 75 | 0.47 | 6.0a,b |
Claims (63)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/299,880 | 2002-11-19 | ||
| US10/299,880 US6855649B2 (en) | 2001-06-12 | 2002-11-19 | Relaxed SiGe layers on Si or silicon-on-insulator substrates by ion implantation and thermal annealing |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN1711625A true CN1711625A (zh) | 2005-12-21 |
| CN100370586C CN100370586C (zh) | 2008-02-20 |
Family
ID=32324383
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB2003801035173A Expired - Fee Related CN100370586C (zh) | 2002-11-19 | 2003-11-19 | 通过离子注入和热退火获得的在Si或绝缘体上硅衬底上的弛豫SiGe层 |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US6855649B2 (zh) |
| EP (1) | EP1570511A4 (zh) |
| JP (1) | JP5062955B2 (zh) |
| KR (1) | KR100724509B1 (zh) |
| CN (1) | CN100370586C (zh) |
| AU (1) | AU2003295647A1 (zh) |
| WO (1) | WO2004047150A2 (zh) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101916741A (zh) * | 2010-07-09 | 2010-12-15 | 中国科学院上海微系统与信息技术研究所 | 一种绝缘体上应变硅制备方法 |
| CN102723339A (zh) * | 2012-07-16 | 2012-10-10 | 西安电子科技大学 | SOI BJT应变SiGe回型沟道BiCMOS集成器件及制备方法 |
| US9570300B1 (en) | 2016-02-08 | 2017-02-14 | International Business Machines Corporation | Strain relaxed buffer layers with virtually defect free regions |
| CN111128699A (zh) * | 2019-11-20 | 2020-05-08 | 济南晶正电子科技有限公司 | 一种复合单晶压电衬底薄膜及其制备方法 |
Families Citing this family (80)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7227176B2 (en) | 1998-04-10 | 2007-06-05 | Massachusetts Institute Of Technology | Etch stop layer system |
| US20040023874A1 (en) * | 2002-03-15 | 2004-02-05 | Burgess Catherine E. | Therapeutic polypeptides, nucleic acids encoding same, and methods of use |
| JP2004507084A (ja) | 2000-08-16 | 2004-03-04 | マサチューセッツ インスティテュート オブ テクノロジー | グレーデッドエピタキシャル成長を用いた半導体品の製造プロセス |
| US6649480B2 (en) * | 2000-12-04 | 2003-11-18 | Amberwave Systems Corporation | Method of fabricating CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs |
| US6383924B1 (en) | 2000-12-13 | 2002-05-07 | Micron Technology, Inc. | Method of forming buried conductor patterns by surface transformation of empty spaces in solid state materials |
| US6703688B1 (en) * | 2001-03-02 | 2004-03-09 | Amberwave Systems Corporation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
| US6830976B2 (en) * | 2001-03-02 | 2004-12-14 | Amberwave Systems Corproation | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
| US6940089B2 (en) | 2001-04-04 | 2005-09-06 | Massachusetts Institute Of Technology | Semiconductor device structure |
| US7142577B2 (en) | 2001-05-16 | 2006-11-28 | Micron Technology, Inc. | Method of forming mirrors by surface transformation of empty spaces in solid state materials and structures thereon |
| US6898362B2 (en) * | 2002-01-17 | 2005-05-24 | Micron Technology Inc. | Three-dimensional photonic crystal waveguide structure and method |
| US7060632B2 (en) | 2002-03-14 | 2006-06-13 | Amberwave Systems Corporation | Methods for fabricating strained layers on semiconductor substrates |
| US6995430B2 (en) | 2002-06-07 | 2006-02-07 | Amberwave Systems Corporation | Strained-semiconductor-on-insulator device structures |
| US7335545B2 (en) | 2002-06-07 | 2008-02-26 | Amberwave Systems Corporation | Control of strain in device layers by prevention of relaxation |
| US20030227057A1 (en) | 2002-06-07 | 2003-12-11 | Lochtefeld Anthony J. | Strained-semiconductor-on-insulator device structures |
| US7307273B2 (en) | 2002-06-07 | 2007-12-11 | Amberwave Systems Corporation | Control of strain in device layers by selective relaxation |
| US7615829B2 (en) | 2002-06-07 | 2009-11-10 | Amberwave Systems Corporation | Elevated source and drain elements for strained-channel heterojuntion field-effect transistors |
| US7074623B2 (en) | 2002-06-07 | 2006-07-11 | Amberwave Systems Corporation | Methods of forming strained-semiconductor-on-insulator finFET device structures |
| AU2003247513A1 (en) | 2002-06-10 | 2003-12-22 | Amberwave Systems Corporation | Growing source and drain elements by selecive epitaxy |
| US6982474B2 (en) * | 2002-06-25 | 2006-01-03 | Amberwave Systems Corporation | Reacted conductive gate electrodes |
| US7332417B2 (en) | 2003-01-27 | 2008-02-19 | Amberwave Systems Corporation | Semiconductor structures with structural homogeneity |
| US7198974B2 (en) * | 2003-03-05 | 2007-04-03 | Micron Technology, Inc. | Micro-mechanically strained semiconductor film |
| KR100728173B1 (ko) * | 2003-03-07 | 2007-06-13 | 앰버웨이브 시스템즈 코포레이션 | 쉘로우 트렌치 분리법 |
| US7682947B2 (en) * | 2003-03-13 | 2010-03-23 | Asm America, Inc. | Epitaxial semiconductor deposition methods and structures |
| US7238595B2 (en) | 2003-03-13 | 2007-07-03 | Asm America, Inc. | Epitaxial semiconductor deposition methods and structures |
| US6963078B2 (en) * | 2003-03-15 | 2005-11-08 | International Business Machines Corporation | Dual strain-state SiGe layers for microelectronics |
| US7220656B2 (en) * | 2003-04-29 | 2007-05-22 | Micron Technology, Inc. | Strained semiconductor by wafer bonding with misorientation |
| US7041575B2 (en) * | 2003-04-29 | 2006-05-09 | Micron Technology, Inc. | Localized strained semiconductor on insulator |
| US7115480B2 (en) * | 2003-05-07 | 2006-10-03 | Micron Technology, Inc. | Micromechanical strained semiconductor by wafer bonding |
| US6987037B2 (en) * | 2003-05-07 | 2006-01-17 | Micron Technology, Inc. | Strained Si/SiGe structures by ion implantation |
| US7662701B2 (en) * | 2003-05-21 | 2010-02-16 | Micron Technology, Inc. | Gettering of silicon on insulator using relaxed silicon germanium epitaxial proximity layers |
| US7273788B2 (en) * | 2003-05-21 | 2007-09-25 | Micron Technology, Inc. | Ultra-thin semiconductors bonded on glass substrates |
| US7008854B2 (en) | 2003-05-21 | 2006-03-07 | Micron Technology, Inc. | Silicon oxycarbide substrates for bonded silicon on insulator |
| US7501329B2 (en) * | 2003-05-21 | 2009-03-10 | Micron Technology, Inc. | Wafer gettering using relaxed silicon germanium epitaxial proximity layers |
| US6846720B2 (en) * | 2003-06-18 | 2005-01-25 | Agency For Science, Technology And Research | Method to reduce junction leakage current in strained silicon on silicon-germanium devices |
| US7439158B2 (en) | 2003-07-21 | 2008-10-21 | Micron Technology, Inc. | Strained semiconductor by full wafer bonding |
| US6929984B2 (en) * | 2003-07-21 | 2005-08-16 | Micron Technology Inc. | Gettering using voids formed by surface transformation |
| WO2005013326A2 (en) * | 2003-07-30 | 2005-02-10 | Asm America, Inc. | Epitaxial growth of relaxed silicon germanium layers |
| KR100605504B1 (ko) * | 2003-07-30 | 2006-07-28 | 삼성전자주식회사 | 저전위밀도를 갖는 에피텍셜층을 포함하는 반도체 소자 및 상기 반도체 소자의 제조방법 |
| US7153753B2 (en) * | 2003-08-05 | 2006-12-26 | Micron Technology, Inc. | Strained Si/SiGe/SOI islands and processes of making same |
| US20050106895A1 (en) * | 2003-11-17 | 2005-05-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Supercritical water application for oxide formation |
| US6972247B2 (en) * | 2003-12-05 | 2005-12-06 | International Business Machines Corporation | Method of fabricating strained Si SOI wafers |
| JP2007515790A (ja) * | 2003-12-16 | 2007-06-14 | コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ | MOSFET構造体内に歪みSiチャネルを形成する方法 |
| JP4700324B2 (ja) * | 2003-12-25 | 2011-06-15 | シルトロニック・ジャパン株式会社 | 半導体基板の製造方法 |
| US7737051B2 (en) * | 2004-03-10 | 2010-06-15 | Tokyo Electron Limited | Silicon germanium surface layer for high-k dielectric integration |
| US20050274988A1 (en) * | 2004-06-01 | 2005-12-15 | Hong Sungkwon C | Imager with reflector mirrors |
| US6991998B2 (en) * | 2004-07-02 | 2006-01-31 | International Business Machines Corporation | Ultra-thin, high quality strained silicon-on-insulator formed by elastic strain transfer |
| JP4296276B2 (ja) * | 2004-07-14 | 2009-07-15 | 国立大学法人名古屋大学 | エピタキシャル成長用基材の製造方法 |
| US7202124B2 (en) * | 2004-10-01 | 2007-04-10 | Massachusetts Institute Of Technology | Strained gettering layers for semiconductor processes |
| US7273800B2 (en) * | 2004-11-01 | 2007-09-25 | International Business Machines Corporation | Hetero-integrated strained silicon n- and p-MOSFETs |
| US7393733B2 (en) | 2004-12-01 | 2008-07-01 | Amberwave Systems Corporation | Methods of forming hybrid fin field-effect transistor structures |
| US20060113603A1 (en) * | 2004-12-01 | 2006-06-01 | Amberwave Systems Corporation | Hybrid semiconductor-on-insulator structures and related methods |
| JP4757519B2 (ja) * | 2005-03-25 | 2011-08-24 | 株式会社Sumco | 歪Si−SOI基板の製造方法および該方法により製造された歪Si−SOI基板 |
| US8012592B2 (en) * | 2005-11-01 | 2011-09-06 | Massachuesetts Institute Of Technology | Monolithically integrated semiconductor materials and devices |
| US8530934B2 (en) | 2005-11-07 | 2013-09-10 | Atmel Corporation | Integrated circuit structures containing a strain-compensated compound semiconductor layer and methods and systems related thereto |
| US20070102834A1 (en) * | 2005-11-07 | 2007-05-10 | Enicks Darwin G | Strain-compensated metastable compound base heterojunction bipolar transistor |
| WO2007067589A2 (en) * | 2005-12-05 | 2007-06-14 | Massachusetts Institute Of Technology | Insulated gate devices and method of making same |
| US20070148890A1 (en) * | 2005-12-27 | 2007-06-28 | Enicks Darwin G | Oxygen enhanced metastable silicon germanium film layer |
| FR2896255B1 (fr) * | 2006-01-17 | 2008-05-09 | Soitec Silicon On Insulator | Procede d'ajustement de la contrainte d'un substrat en un materiau semi-conducteur |
| DE102006004870A1 (de) | 2006-02-02 | 2007-08-16 | Siltronic Ag | Halbleiterschichtstruktur und Verfahren zur Herstellung einer Halbleiterschichtstruktur |
| US7544584B2 (en) | 2006-02-16 | 2009-06-09 | Micron Technology, Inc. | Localized compressive strained semiconductor |
| US8063397B2 (en) * | 2006-06-28 | 2011-11-22 | Massachusetts Institute Of Technology | Semiconductor light-emitting structure and graded-composition substrate providing yellow-green light emission |
| US7485544B2 (en) * | 2006-08-02 | 2009-02-03 | Micron Technology, Inc. | Strained semiconductor, devices and systems and methods of formation |
| US7560312B2 (en) * | 2006-08-07 | 2009-07-14 | International Business Machines Corporation | Void formation for semiconductor junction capacitance reduction |
| US7968960B2 (en) * | 2006-08-18 | 2011-06-28 | Micron Technology, Inc. | Methods of forming strained semiconductor channels |
| US7550758B2 (en) | 2006-10-31 | 2009-06-23 | Atmel Corporation | Method for providing a nanoscale, high electron mobility transistor (HEMT) on insulator |
| US7977221B2 (en) | 2007-10-05 | 2011-07-12 | Sumco Corporation | Method for producing strained Si-SOI substrate and strained Si-SOI substrate produced by the same |
| US8071481B2 (en) * | 2009-04-23 | 2011-12-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming highly strained source/drain trenches |
| CN103065931B (zh) * | 2011-10-24 | 2015-09-23 | 中国科学院上海微系统与信息技术研究所 | 一种制备半导体弛豫、应变材料并使其层转移的方法 |
| US9127345B2 (en) | 2012-03-06 | 2015-09-08 | Asm America, Inc. | Methods for depositing an epitaxial silicon germanium layer having a germanium to silicon ratio greater than 1:1 using silylgermane and a diluent |
| US9171715B2 (en) | 2012-09-05 | 2015-10-27 | Asm Ip Holding B.V. | Atomic layer deposition of GeO2 |
| US9583364B2 (en) * | 2012-12-31 | 2017-02-28 | Sunedison Semiconductor Limited (Uen201334164H) | Processes and apparatus for preparing heterostructures with reduced strain by radial compression |
| FR3003686B1 (fr) * | 2013-03-20 | 2016-11-04 | St Microelectronics Crolles 2 Sas | Procede de formation d'une couche de silicium contraint |
| US9218963B2 (en) | 2013-12-19 | 2015-12-22 | Asm Ip Holding B.V. | Cyclical deposition of germanium |
| US9691860B2 (en) * | 2014-05-02 | 2017-06-27 | Samsung Electronics Co., Ltd. | Methods of forming defect-free SRB onto lattice-mismatched substrates and defect-free fins on insulators |
| US9368604B1 (en) * | 2015-03-16 | 2016-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of removing threading dislocation defect from a fin feature of III-V group semiconductor material |
| US9570298B1 (en) | 2015-12-09 | 2017-02-14 | International Business Machines Corporation | Localized elastic strain relaxed buffer |
| JP6493197B2 (ja) * | 2015-12-18 | 2019-04-03 | 株式会社Sumco | シリコンゲルマニウムエピタキシャルウェーハの製造方法およびシリコンゲルマニウムエピタキシャルウェーハ |
| US10529738B2 (en) * | 2016-04-28 | 2020-01-07 | Globalfoundries Singapore Pte. Ltd. | Integrated circuits with selectively strained device regions and methods for fabricating same |
| EP3486940A4 (en) | 2016-07-15 | 2020-02-19 | National University Corporation Tokyo University of Agriculture and Technology | PRODUCTION METHOD FOR SEMICONDUCTOR LAMINATED FILM AND SEMICONDUCTOR LAMINATED FILM |
| WO2024263524A1 (en) * | 2023-06-20 | 2024-12-26 | Applied Materials, Inc. | Reduced strain and stop layer for si/sige epi stacks |
Family Cites Families (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4962051A (en) * | 1988-11-18 | 1990-10-09 | Motorola, Inc. | Method of forming a defect-free semiconductor layer on insulator |
| US5461243A (en) * | 1993-10-29 | 1995-10-24 | International Business Machines Corporation | Substrate for tensilely strained semiconductor |
| US5710450A (en) * | 1994-12-23 | 1998-01-20 | Intel Corporation | Transistor with ultra shallow tip and method of fabrication |
| US6251720B1 (en) * | 1996-09-27 | 2001-06-26 | Randhir P. S. Thakur | High pressure reoxidation/anneal of high dielectric constant materials |
| DE69738307T2 (de) * | 1996-12-27 | 2008-10-02 | Canon K.K. | Herstellungsverfahren eines Halbleiter-Bauelements und Herstellungsverfahren einer Solarzelle |
| US5908313A (en) * | 1996-12-31 | 1999-06-01 | Intel Corporation | Method of forming a transistor |
| US6121100A (en) * | 1997-12-31 | 2000-09-19 | Intel Corporation | Method of fabricating a MOS transistor with a raised source/drain extension |
| DE19802977A1 (de) * | 1998-01-27 | 1999-07-29 | Forschungszentrum Juelich Gmbh | Verfahren zur Herstellung einer einkristallinen Schicht auf einem nicht gitterangepaßten Substrat, sowie eine oder mehrere solcher Schichten enthaltendes Bauelement |
| DE19859429A1 (de) * | 1998-12-22 | 2000-06-29 | Daimler Chrysler Ag | Verfahren zur Herstellung epitaktischer Silizium-Germaniumschichten |
| US6489241B1 (en) * | 1999-09-17 | 2002-12-03 | Applied Materials, Inc. | Apparatus and method for surface finishing a silicon film |
| US6593191B2 (en) | 2000-05-26 | 2003-07-15 | Amberwave Systems Corporation | Buried channel strained silicon FET using a supply layer created through ion implantation |
| JP2003536273A (ja) * | 2000-06-22 | 2003-12-02 | マサチューセッツ インスティテュート オブ テクノロジー | エッチング阻止層システム |
| JP4269541B2 (ja) * | 2000-08-01 | 2009-05-27 | 株式会社Sumco | 半導体基板と電界効果型トランジスタ並びにSiGe層の形成方法及びこれを用いた歪みSi層の形成方法と電界効果型トランジスタの製造方法 |
| WO2003003431A1 (en) * | 2000-09-05 | 2003-01-09 | The Regents Of The University Of California | Relaxed sige films by surfactant mediation |
| US6593625B2 (en) * | 2001-06-12 | 2003-07-15 | International Business Machines Corporation | Relaxed SiGe layers on Si or silicon-on-insulator substrates by ion implantation and thermal annealing |
| US6562703B1 (en) | 2002-03-13 | 2003-05-13 | Sharp Laboratories Of America, Inc. | Molecular hydrogen implantation method for forming a relaxed silicon germanium layer with high germanium content |
| JP2004079912A (ja) * | 2002-08-21 | 2004-03-11 | Sharp Corp | 半導体基板改質方法およびこの方法を用いた半導体装置 |
| JP4289864B2 (ja) * | 2002-10-22 | 2009-07-01 | シャープ株式会社 | 半導体装置及び半導体装置製造方法 |
| US7169226B2 (en) * | 2003-07-01 | 2007-01-30 | International Business Machines Corporation | Defect reduction by oxidation of silicon |
-
2002
- 2002-11-19 US US10/299,880 patent/US6855649B2/en not_active Expired - Fee Related
-
2003
- 2003-11-19 CN CNB2003801035173A patent/CN100370586C/zh not_active Expired - Fee Related
- 2003-11-19 EP EP03786848A patent/EP1570511A4/en not_active Withdrawn
- 2003-11-19 JP JP2004553934A patent/JP5062955B2/ja not_active Expired - Fee Related
- 2003-11-19 AU AU2003295647A patent/AU2003295647A1/en not_active Abandoned
- 2003-11-19 WO PCT/US2003/036969 patent/WO2004047150A2/en not_active Ceased
- 2003-11-19 KR KR1020057007781A patent/KR100724509B1/ko not_active Expired - Fee Related
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101916741A (zh) * | 2010-07-09 | 2010-12-15 | 中国科学院上海微系统与信息技术研究所 | 一种绝缘体上应变硅制备方法 |
| CN102723339A (zh) * | 2012-07-16 | 2012-10-10 | 西安电子科技大学 | SOI BJT应变SiGe回型沟道BiCMOS集成器件及制备方法 |
| CN102723339B (zh) * | 2012-07-16 | 2015-07-01 | 西安电子科技大学 | SOI BJT应变SiGe回型沟道BiCMOS集成器件及制备方法 |
| US9570300B1 (en) | 2016-02-08 | 2017-02-14 | International Business Machines Corporation | Strain relaxed buffer layers with virtually defect free regions |
| US9865462B2 (en) | 2016-02-08 | 2018-01-09 | International Business Machines Corporation | Strain relaxed buffer layers with virtually defect free regions |
| CN111128699A (zh) * | 2019-11-20 | 2020-05-08 | 济南晶正电子科技有限公司 | 一种复合单晶压电衬底薄膜及其制备方法 |
| CN111128699B (zh) * | 2019-11-20 | 2022-05-13 | 济南晶正电子科技有限公司 | 一种复合单晶压电衬底薄膜及其制备方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| WO2004047150A2 (en) | 2004-06-03 |
| CN100370586C (zh) | 2008-02-20 |
| US6855649B2 (en) | 2005-02-15 |
| AU2003295647A1 (en) | 2004-06-15 |
| EP1570511A4 (en) | 2009-06-10 |
| AU2003295647A8 (en) | 2004-06-15 |
| KR100724509B1 (ko) | 2007-06-04 |
| US20030218189A1 (en) | 2003-11-27 |
| WO2004047150A3 (en) | 2004-06-24 |
| KR20050074980A (ko) | 2005-07-19 |
| JP5062955B2 (ja) | 2012-10-31 |
| JP2006506821A (ja) | 2006-02-23 |
| EP1570511A2 (en) | 2005-09-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN100370586C (zh) | 通过离子注入和热退火获得的在Si或绝缘体上硅衬底上的弛豫SiGe层 | |
| US6709903B2 (en) | Relaxed SiGe layers on Si or silicon-on-insulator substrates by ion implantation and thermal annealing | |
| CN1226775C (zh) | 半导体衬底的制造方法和半导体器件的制造方法 | |
| CN1265431C (zh) | 弛豫、低缺陷绝缘体上SiGe及其制造方法 | |
| TWI222106B (en) | Semiconductor substrate, field-effect transistor, and their production methods | |
| JP5144002B2 (ja) | 減少した転位パイルアップを有する半導体ヘテロ構造および関連した方法 | |
| CN100345246C (zh) | 制造绝缘体上硅锗衬底材料的方法以及该衬底 | |
| CN1285101C (zh) | 生产松弛SiGe衬底的方法 | |
| US8187377B2 (en) | Non-contact etch annealing of strained layers | |
| US10796905B2 (en) | Manufacture of group IIIA-nitride layers on semiconductor on insulator structures | |
| CN100405534C (zh) | 半导体结构的制造方法 | |
| CN1311546C (zh) | 绝缘体上SiGe衬底材料的制作方法及衬底材料 | |
| CN1726581A (zh) | 应变绝缘体上硅(ssoi)及其形成方法 | |
| US20130112995A1 (en) | Semiconductor wafer and method for manufacturing the same | |
| TW200407977A (en) | Method for improving a semiconductor substrate having SiGe film and semiconductor device manufactured by using this method | |
| CN1259694C (zh) | 半导体衬底生产方法及半导体衬底和半导体器件 | |
| WO2020184091A1 (ja) | 窒化物半導体基板及びその製造方法 | |
| Chen et al. | Growth of high-quality relaxed SiGe films with an intermediate Si layer for strained Si n-MOSFETs | |
| Caymax et al. | Non-selective thin SiGe strain-relaxed buffer layers: Growth and carbon-induced relaxation | |
| Lee et al. | Boron-Induced Strain Relaxation in Hydrogen-Implanted SiGe/Si Heterostructures | |
| Chen et al. | Growth of high-quality relaxed SiGe films with an intermediate Si1− yCy layer for strained Si n-MOSFETs |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| TR01 | Transfer of patent right | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20171101 Address after: Grand Cayman, Cayman Islands Patentee after: GLOBALFOUNDRIES INC. Address before: American New York Patentee before: Core USA second LLC Effective date of registration: 20171101 Address after: American New York Patentee after: Core USA second LLC Address before: American New York Patentee before: International Business Machines Corp. |
|
| CF01 | Termination of patent right due to non-payment of annual fee | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20080220 Termination date: 20191119 |