CN1751440A - 数字pll电路 - Google Patents
数字pll电路 Download PDFInfo
- Publication number
- CN1751440A CN1751440A CNA038260859A CN03826085A CN1751440A CN 1751440 A CN1751440 A CN 1751440A CN A038260859 A CNA038260859 A CN A038260859A CN 03826085 A CN03826085 A CN 03826085A CN 1751440 A CN1751440 A CN 1751440A
- Authority
- CN
- China
- Prior art keywords
- frequency
- signal
- circuit
- output
- clock
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/07—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop using several loops, e.g. for redundant clock signal generation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/087—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using at least two phase detectors or a frequency and phase detector in the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/099—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
- H03L7/0995—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator comprising a ring oscillator
- H03L7/0996—Selecting a signal among the plurality of phase-shifted signals produced by the ring oscillator
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/10—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
- H03L7/113—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using frequency discriminator
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L2207/00—Indexing scheme relating to automatic control of frequency or phase and to synchronisation
- H03L2207/50—All digital phase-locked loop
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
Claims (27)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| PCT/JP2003/002637 WO2004079913A1 (ja) | 2003-03-06 | 2003-03-06 | ディジタルpll回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN1751440A true CN1751440A (zh) | 2006-03-22 |
| CN100563108C CN100563108C (zh) | 2009-11-25 |
Family
ID=32948257
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB038260859A Expired - Fee Related CN100563108C (zh) | 2003-03-06 | 2003-03-06 | 数字pll电路 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US7567101B2 (zh) |
| JP (1) | JP3869447B2 (zh) |
| CN (1) | CN100563108C (zh) |
| WO (1) | WO2004079913A1 (zh) |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN102187578A (zh) * | 2008-10-17 | 2011-09-14 | 马维尔国际贸易有限公司 | 用于确定参考时钟频率和/或锁定环路振荡器的方法、算法、电路和系统 |
| CN102832930A (zh) * | 2011-06-14 | 2012-12-19 | 新加坡商格罗方德半导体私人有限公司 | 数字锁相回路系统及方法 |
| CN103034103A (zh) * | 2011-10-07 | 2013-04-10 | 三星电子株式会社 | 成像装置的定影器件以及检测漏电流的方法 |
| CN103269220A (zh) * | 2013-05-30 | 2013-08-28 | 上海坤锐电子科技有限公司 | 基于数字琐相环的nfc有源负载调制的时钟恢复电路 |
| CN104280613A (zh) * | 2014-10-15 | 2015-01-14 | 成都振芯科技股份有限公司 | 一种片内信号间的相位检测与同步电路及其同步方法 |
| CN105959001A (zh) * | 2016-04-18 | 2016-09-21 | 南华大学 | 变频域全数字锁相环及锁相控制方法 |
| CN108923782A (zh) * | 2018-07-19 | 2018-11-30 | 深圳大学 | 一种全数字锁相环及其快速锁相方法 |
| CN115441866A (zh) * | 2022-09-16 | 2022-12-06 | 武汉市聚芯微电子有限责任公司 | 基于分频加速的相位追踪环路和方法及电子设备 |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7242229B1 (en) | 2001-05-06 | 2007-07-10 | Altera Corporation | Phase locked loop (PLL) and delay locked loop (DLL) counter and delay element programming in user mode |
| JP2007219642A (ja) | 2006-02-14 | 2007-08-30 | Fanuc Ltd | 制御システム |
| US7916824B2 (en) * | 2006-08-18 | 2011-03-29 | Texas Instruments Incorporated | Loop bandwidth enhancement technique for a digital PLL and a HF divider that enables this technique |
| GB0622948D0 (en) * | 2006-11-17 | 2006-12-27 | Zarlink Semiconductor Inc | A digital phase locked loop |
| US8369452B2 (en) | 2007-12-07 | 2013-02-05 | Micron Technology, Inc. | Majority detector apparatus, systems, and methods |
| WO2010044301A1 (ja) * | 2008-10-14 | 2010-04-22 | シャープ株式会社 | 点灯制御方法、クロック生成方法、クロック生成回路、光源制御回路および表示装置 |
| TWI427931B (zh) * | 2010-07-05 | 2014-02-21 | Univ Nat Yunlin Sci & Tech | Full digital fast lock pulse width lock loop |
| US9350336B2 (en) * | 2014-02-05 | 2016-05-24 | Texas Instruments Incorporated | Timing compensation using the system clock |
| WO2016028553A1 (en) | 2014-08-18 | 2016-02-25 | 3M Innovative Properties Company | Respirator including polymeric netting and method of forming same |
| PT108094B (pt) * | 2014-12-09 | 2017-02-13 | Sapec Agro S A | Formulação herbicida compreendendo diclofope-metilo e clodinafope-propargilo |
| US9621040B2 (en) * | 2015-08-20 | 2017-04-11 | Sanken Electric Co., Ltd. | PWM signal generator and switching power supply device having same |
| US10516403B1 (en) | 2019-02-27 | 2019-12-24 | Ciena Corporation | High-order phase tracking loop with segmented proportional and integral controls |
| US10790837B1 (en) * | 2019-10-22 | 2020-09-29 | Qualcomm Incorporated | Self-tuning digital clock generator |
| US11791829B2 (en) | 2021-02-24 | 2023-10-17 | Morse Micro Pty. Ltd. | Digital phase-locked loop with fast output frequency digital control |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2824370B2 (ja) * | 1992-10-09 | 1998-11-11 | 三菱電機株式会社 | 位相同期ループ回路 |
| US5436976A (en) * | 1992-12-28 | 1995-07-25 | Dougherty; Donald J. | Omni-directional stereo speaker |
| US5475344A (en) * | 1994-02-22 | 1995-12-12 | The Board Of Trustees Of The Leland Stanford Junior University | Multiple interconnected ring oscillator circuit |
| JPH08274629A (ja) | 1995-03-31 | 1996-10-18 | Seiko Epson Corp | ディジタルpll回路 |
| JP3607026B2 (ja) * | 1995-12-28 | 2005-01-05 | 株式会社東芝 | ディジタルpll回路 |
| US6337589B1 (en) * | 1997-09-11 | 2002-01-08 | Mitsubishi Denki Kabushiki Kaisha | Phase-lock loop with independent phase and frequency adjustments |
| KR100295052B1 (ko) | 1998-09-02 | 2001-07-12 | 윤종용 | 전압제어지연라인의단위지연기들의수를가변시킬수있는제어부를구비하는지연동기루프및이에대한제어방법 |
| US6326826B1 (en) | 1999-05-27 | 2001-12-04 | Silicon Image, Inc. | Wide frequency-range delay-locked loop circuit |
| DE19946764C2 (de) * | 1999-09-29 | 2003-09-04 | Siemens Ag | Digitaler Phasenregelkreis |
| US6356158B1 (en) * | 2000-05-02 | 2002-03-12 | Xilinx, Inc. | Phase-locked loop employing programmable tapped-delay-line oscillator |
| JP2002111449A (ja) * | 2000-09-29 | 2002-04-12 | Mitsubishi Electric Corp | 電圧制御発振回路およびそれを備える位相同期ループ回路 |
| JP3414382B2 (ja) * | 2001-01-09 | 2003-06-09 | 日本電気株式会社 | Pll回路及びその制御方法 |
| US7113011B2 (en) * | 2004-06-21 | 2006-09-26 | Silicon Laboratories Inc. | Low power PLL for PWM switching digital control power supply |
-
2003
- 2003-03-06 CN CNB038260859A patent/CN100563108C/zh not_active Expired - Fee Related
- 2003-03-06 JP JP2004569093A patent/JP3869447B2/ja not_active Expired - Fee Related
- 2003-03-06 WO PCT/JP2003/002637 patent/WO2004079913A1/ja not_active Ceased
-
2005
- 2005-09-01 US US11/216,166 patent/US7567101B2/en not_active Expired - Fee Related
Cited By (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN102187578B (zh) * | 2008-10-17 | 2014-08-06 | 马维尔国际贸易有限公司 | 用于确定参考时钟频率和/或锁定环路振荡器的方法、算法、电路和系统 |
| US8830002B2 (en) | 2008-10-17 | 2014-09-09 | Marvell World Trade Ltd. | Methods, algorithms, circuits, and systems for determining a reference clock frequency and/or locking a loop oscillator |
| CN102187578A (zh) * | 2008-10-17 | 2011-09-14 | 马维尔国际贸易有限公司 | 用于确定参考时钟频率和/或锁定环路振荡器的方法、算法、电路和系统 |
| CN102832930B (zh) * | 2011-06-14 | 2015-11-25 | 新加坡商格罗方德半导体私人有限公司 | 数字锁相回路系统及方法 |
| CN102832930A (zh) * | 2011-06-14 | 2012-12-19 | 新加坡商格罗方德半导体私人有限公司 | 数字锁相回路系统及方法 |
| CN103034103A (zh) * | 2011-10-07 | 2013-04-10 | 三星电子株式会社 | 成像装置的定影器件以及检测漏电流的方法 |
| CN103269220A (zh) * | 2013-05-30 | 2013-08-28 | 上海坤锐电子科技有限公司 | 基于数字琐相环的nfc有源负载调制的时钟恢复电路 |
| CN104280613A (zh) * | 2014-10-15 | 2015-01-14 | 成都振芯科技股份有限公司 | 一种片内信号间的相位检测与同步电路及其同步方法 |
| CN104280613B (zh) * | 2014-10-15 | 2017-03-08 | 成都振芯科技股份有限公司 | 一种片内信号间的相位检测与同步电路及其同步方法 |
| CN105959001A (zh) * | 2016-04-18 | 2016-09-21 | 南华大学 | 变频域全数字锁相环及锁相控制方法 |
| CN105959001B (zh) * | 2016-04-18 | 2018-11-06 | 南华大学 | 变频域全数字锁相环及锁相控制方法 |
| CN108923782A (zh) * | 2018-07-19 | 2018-11-30 | 深圳大学 | 一种全数字锁相环及其快速锁相方法 |
| CN108923782B (zh) * | 2018-07-19 | 2021-09-07 | 深圳大学 | 一种全数字锁相环及其快速锁相方法 |
| CN115441866A (zh) * | 2022-09-16 | 2022-12-06 | 武汉市聚芯微电子有限责任公司 | 基于分频加速的相位追踪环路和方法及电子设备 |
| CN115441866B (zh) * | 2022-09-16 | 2023-09-01 | 武汉市聚芯微电子有限责任公司 | 基于分频加速的相位追踪环路和方法及电子设备 |
Also Published As
| Publication number | Publication date |
|---|---|
| JP3869447B2 (ja) | 2007-01-17 |
| US7567101B2 (en) | 2009-07-28 |
| CN100563108C (zh) | 2009-11-25 |
| US20060001464A1 (en) | 2006-01-05 |
| WO2004079913A1 (ja) | 2004-09-16 |
| JPWO2004079913A1 (ja) | 2006-06-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN1751440A (zh) | 数字pll电路 | |
| CN100336304C (zh) | 时钟控制方法及其控制电路 | |
| CN1237706C (zh) | 函数发生电路、晶体振荡装置以及晶体振荡装置的调整方法 | |
| CN1203613C (zh) | 定时差分割电路、时钟控制电路和信号控制方法 | |
| CN1154903C (zh) | 接收时钟作为输入信号并提供电压作为输出信号的频压转换电路 | |
| CN1128520C (zh) | 时钟再生电路及其所用元件 | |
| CN1135701C (zh) | 分频器电路和数字锁相环电路 | |
| CN1510839A (zh) | 扩频时钟产生电路、抖动产生电路和半导体器件 | |
| CN1826691A (zh) | 多电源电压半导体器件 | |
| CN1165850C (zh) | 采样时钟生成电路、数据传送控制装置和电子设备 | |
| CN1612266A (zh) | 延迟锁定环及其控制方法 | |
| CN1700353A (zh) | 具有延迟锁定回路的存储设备 | |
| CN1581690A (zh) | 延迟电路和延迟同步回路装置 | |
| CN1086521C (zh) | 减小时钟信号和数据信号间失真的集成电路、系统和方法 | |
| CN1833175A (zh) | 时序比较器、数据取样装置、以及测试装置 | |
| CN1619966A (zh) | 延迟闭锁回路及其控制方法 | |
| CN1761184A (zh) | 高速时钟和数据恢复系统 | |
| CN1212521A (zh) | 数控振荡电路和锁相环电路 | |
| CN1235713A (zh) | 数字波形整形电路、频率倍增电路和外部同步方法以及外部同步电路 | |
| CN1310426C (zh) | 半导体电路 | |
| CN101031805A (zh) | 相位差测定电路 | |
| CN1942976A (zh) | 半导体存储器 | |
| CN1723607A (zh) | 用于生成高频电磁振荡的振荡器电路 | |
| CN1383614A (zh) | 压缩方法及装置、扩展方法及装置、压缩扩展系统、存储媒体、程序 | |
| CN1279550A (zh) | 时钟信号控制方法及电路和使用其的数据传输装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| ASS | Succession or assignment of patent right |
Owner name: FUJITSU MICROELECTRONICS CO., LTD. Free format text: FORMER OWNER: FUJITSU LIMITED Effective date: 20081024 |
|
| C41 | Transfer of patent application or patent right or utility model | ||
| TA01 | Transfer of patent application right |
Effective date of registration: 20081024 Address after: Tokyo, Japan, Japan Applicant after: Fujitsu Microelectronics Ltd. Address before: Kanagawa Applicant before: Fujitsu Ltd. |
|
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| C56 | Change in the name or address of the patentee |
Owner name: FUJITSU SEMICONDUCTORS CO., LTD Free format text: FORMER NAME: FUJITSU MICROELECTRON CO., LTD. |
|
| CP03 | Change of name, title or address |
Address after: Kanagawa Patentee after: Fujitsu Semiconductor Co., Ltd. Address before: Tokyo, Japan, Japan Patentee before: Fujitsu Microelectronics Ltd. |
|
| ASS | Succession or assignment of patent right |
Owner name: SUOSI FUTURE CO., LTD. Free format text: FORMER OWNER: FUJITSU SEMICONDUCTOR CO., LTD. Effective date: 20150519 |
|
| C41 | Transfer of patent application or patent right or utility model | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20150519 Address after: Kanagawa Patentee after: Co., Ltd. Suo Si future Address before: Kanagawa Patentee before: Fujitsu Semiconductor Co., Ltd. |
|
| CF01 | Termination of patent right due to non-payment of annual fee | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20091125 Termination date: 20200306 |