CN1294641C - Two-step deposition method for interlayer film on metal wiring - Google Patents
Two-step deposition method for interlayer film on metal wiring Download PDFInfo
- Publication number
- CN1294641C CN1294641C CNB2003101095316A CN200310109531A CN1294641C CN 1294641 C CN1294641 C CN 1294641C CN B2003101095316 A CNB2003101095316 A CN B2003101095316A CN 200310109531 A CN200310109531 A CN 200310109531A CN 1294641 C CN1294641 C CN 1294641C
- Authority
- CN
- China
- Prior art keywords
- metal
- interlayer film
- film
- chip
- interlayer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000011229 interlayer Substances 0.000 title claims abstract description 44
- 229910052751 metal Inorganic materials 0.000 title claims abstract description 33
- 239000002184 metal Substances 0.000 title claims abstract description 33
- 238000000151 deposition Methods 0.000 title abstract 3
- 239000010410 layer Substances 0.000 claims abstract description 12
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims abstract description 7
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims abstract description 7
- 239000010936 titanium Substances 0.000 claims abstract description 7
- 229910052719 titanium Inorganic materials 0.000 claims abstract description 7
- 230000008021 deposition Effects 0.000 claims abstract description 6
- 229910052782 aluminium Inorganic materials 0.000 claims description 19
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 19
- 239000004411 aluminium Substances 0.000 claims description 16
- 238000005530 etching Methods 0.000 claims description 5
- 238000004062 sedimentation Methods 0.000 claims description 5
- 150000002739 metals Chemical class 0.000 claims description 2
- 238000000034 method Methods 0.000 abstract description 12
- 230000006378 damage Effects 0.000 abstract description 4
- 239000010408 film Substances 0.000 abstract 13
- 239000010409 thin film Substances 0.000 abstract 2
- 230000002349 favourable effect Effects 0.000 abstract 1
- 238000005137 deposition process Methods 0.000 description 6
- 101000864342 Homo sapiens Tyrosine-protein kinase BTK Proteins 0.000 description 5
- 102100029823 Tyrosine-protein kinase BTK Human genes 0.000 description 5
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- 229910052721 tungsten Inorganic materials 0.000 description 4
- 229910000831 Steel Inorganic materials 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 239000010959 steel Substances 0.000 description 3
- 101000621427 Homo sapiens Wiskott-Aldrich syndrome protein Proteins 0.000 description 2
- 102100023034 Wiskott-Aldrich syndrome protein Human genes 0.000 description 2
- 238000009825 accumulation Methods 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 238000001089 thermophoresis Methods 0.000 description 1
Images
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
The present invention relates to a method for depositing interlayer films on metal wiring, which uses two steps to deposit interlayer films and solves the problem of poor imbedibility of interlayer films. The present invention has the specific steps that firstly, interlayer films are deposited on the surface of a chip; secondly, the interlayer films are etched selectively; thirdly, metal films and titanium nitride / titanium films are deposited, and metal deposited layers and titanium nitride / titanium thin film layers are formed on the surface of the chip and the interlayer films; fourthly, metal wires are etched, and the deposited titanium nitride / titanium thin film layers and the metal layers are etched selectively; finally, a second interlayer film deposition is carried out by using a general plasma film forming mode. With the method, the interlayer films have favorable imbedibility, and the problem of metal hollow cavities can be solved. Meantime, the general plasma film forming mode is used in the second film forming step, so that plasma damage and heat conducting process are reduced.
Description
Technical field
The present invention relates to technical field of manufacturing semiconductors, especially relate to a kind of on the metal line of chip between illuvium two of film the step deposition process.
Background technology
In present integrated circuit, electric component develops towards the direction of Highgrade integration, therefore require various electric components volume and relevant between distance more and more littler.Along with reducing of size, it is big that depth-width ratio between wiring becomes, and in order to satisfy the imbedibility of interlayer film, must adopt the strong equipment of imbedibility, as high-density plasma etc.
See also shown in Figure 1ly, in manufacture process, the steps include: at first, carry out aluminium film deposition at chip surface, then, carry out the aluminum steel etching, selective etch falls part aluminium illuvium; Adopt the mode of high-density plasma to carry out the deposit of interlayer film at last.Adopt aforesaid way, can complete layer between the deposit of film, satisfy the imbedibility of interlayer film.
Adopt this new equipment also to produce new problem.Temperature is higher and should not control during film forming, temperature is too high causes following aluminium wiring alloy and thermophoresis etc. take place and cause produce in the middle of the aluminum steel empty.And because the temperature of high-density plasma mode is wayward, plasma damage is big, causes the problems such as inefficacy of device easily.
Therefore, for the cavity of not only satisfying the imbedibility of interlayer film but also can not cause aluminium, must consider that other better method solve existing these problems and contradiction.
Summary of the invention
The technical problem to be solved in the present invention provide a kind of on the metal line of chip between illuvium two of film the step deposition process, reduce the depth-width ratio between metal wire, thereby improve the imbedibility of interlayer film.
For solving the problems of the technologies described above, the present invention on the metal line of chip between illuvium the performing steps of two of film step deposition process be:
The first step is carried out the deposit of interlayer film on chip surface;
Second step, selective etch interlayer film;
The 3rd step, carry out metal film deposition, on the surperficial and above-mentioned interlayer film of chip, form the metal illuvium, comprise titanium nitride/titanium/aluminium;
In the 4th step, carry out the metal wire etching, selective etch metals deposited layer;
The 5th step: carry out the deposit of secondary interlayer film.
Because adopt said method, interlayer film of the present invention has imbedibility preferably, and be difficult for producing metal cavity problem.
Description of drawings
The present invention is further detailed explanation below in conjunction with accompanying drawing and embodiment:
Fig. 1 is the deposition process of interlayer film of the metal line of prior art;
Fig. 2 is two step deposition process of the interlayer film of metal line of the present invention.
Wherein:
Titanium nitride/titanium/aluminium refers to the metal illuvium, and IMD1 refers to the interlayer film of first step deposit, and IMD2 refers to the interlayer film of the second step deposit.
Embodiment
Metal line among the present invention adopts the aluminium wiring.See also shown in Figure 2ly, long in the chip have a tungsten.
In carrying out interlayer film deposition process, at first, carry out the deposit of interlayer film on the said chip surface, make its surface form certain thickness interlayer film IMD1.Then carry out the etching of interlayer film, carve the interlayer film IMD1 that goes on the above-mentioned tungsten correspondence position, form the groove of corresponding above-mentioned tungsten position.Carry out aluminium film deposition, at the certain thickness aluminium illuvium of the surperficial accumulation of said chip and IMD1, its thickness is greater than the thickness of above-mentioned interlayer rete IMD1 because form groove in the abovementioned steps, so in the groove thickness of corresponding aluminium greater than the thickness of the aluminium of the position of film between retaining layer.Carry out the aluminum steel etching, keep the aluminium and the titanium nitride/titanium thin layer of corresponding above-mentioned tungsten position.At last, carry out the deposit of secondary interlayer film, adopt common plasma film forming technology, at the interlayer film IMD2 of the above-mentioned entire chip surface deposition second layer.
Because said method adopts two step method to carry out the deposit of interlayer film, the interlayer film of the first step carried out before the aluminium deposit, controlled its effect easily.After carrying out the aluminium deposit, owing to originally had the interlayer film of one deck, therefore, during the deposit of second layer interlayer film, the width between the wiring is constant, and because the less thick of second layer interlayer film, thereby the depth-width ratio between line diminishes, thus improve the imbedibility of interlayer film.And, do not need the high-density plasma film technique because only adopt general plasma film forming, therefore also can reduce isoionic damage and hot resume process.
In like manner, method of the present invention also is suitable for other metal line.
In sum, two step sedimentations of metal line of the present invention can effectively be finished inventor's goal of the invention, improve the imbedibility of interlayer film between metal line, metal cavity problem can not occur, and in manufacture process, can avoid ion dam age, guarantee reliability of products.
Claims (3)
1, a kind of on the metal line of chip between illuvium two of film the step sedimentations, implementation step is:
The first step is carried out the deposit of interlayer film on chip surface;
Second step, selective etch interlayer film;
The 3rd step, carry out metal film deposition, on the surperficial and above-mentioned interlayer film of chip, form the metal illuvium, comprise titanium nitride/titanium/aluminium;
In the 4th step, carry out the metal wire etching, selective etch metals deposited layer;
The 5th step: carry out the deposit of secondary interlayer film.
2, as claimed in claim 1 at two of film step sedimentations between illuvium on the metal line of chip, it is characterized in that: above-mentioned metal line can be aluminium wiring.
3, as claimed in claim 1 between the metal line illuvium of chip two step sedimentations of film, it is characterized in that: adopt general plasma film forming mode during interlayer film deposit for the second time.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CNB2003101095316A CN1294641C (en) | 2003-12-18 | 2003-12-18 | Two-step deposition method for interlayer film on metal wiring |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CNB2003101095316A CN1294641C (en) | 2003-12-18 | 2003-12-18 | Two-step deposition method for interlayer film on metal wiring |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN1630059A CN1630059A (en) | 2005-06-22 |
| CN1294641C true CN1294641C (en) | 2007-01-10 |
Family
ID=34843080
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB2003101095316A Expired - Fee Related CN1294641C (en) | 2003-12-18 | 2003-12-18 | Two-step deposition method for interlayer film on metal wiring |
Country Status (1)
| Country | Link |
|---|---|
| CN (1) | CN1294641C (en) |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20020096775A1 (en) * | 2001-01-24 | 2002-07-25 | Ning Xian J. | A method of manufacturing a metal cap layer for preventing damascene conductive lines from oxidation |
| US6436808B1 (en) * | 2000-12-07 | 2002-08-20 | Advanced Micro Devices, Inc. | NH3/N2-plasma treatment to prevent organic ILD degradation |
| CN1399314A (en) * | 2001-07-23 | 2003-02-26 | 矽统科技股份有限公司 | Method for making void-free intermetal dielectric layer |
| CN1430261A (en) * | 2002-01-04 | 2003-07-16 | 矽统科技股份有限公司 | Fabrication method of inner metal dielectric layer |
-
2003
- 2003-12-18 CN CNB2003101095316A patent/CN1294641C/en not_active Expired - Fee Related
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6436808B1 (en) * | 2000-12-07 | 2002-08-20 | Advanced Micro Devices, Inc. | NH3/N2-plasma treatment to prevent organic ILD degradation |
| US20020096775A1 (en) * | 2001-01-24 | 2002-07-25 | Ning Xian J. | A method of manufacturing a metal cap layer for preventing damascene conductive lines from oxidation |
| CN1399314A (en) * | 2001-07-23 | 2003-02-26 | 矽统科技股份有限公司 | Method for making void-free intermetal dielectric layer |
| CN1430261A (en) * | 2002-01-04 | 2003-07-16 | 矽统科技股份有限公司 | Fabrication method of inner metal dielectric layer |
Also Published As
| Publication number | Publication date |
|---|---|
| CN1630059A (en) | 2005-06-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP4771526B2 (en) | Soft metal conductor | |
| CN1282994C (en) | Method for forming copper diffusion preventing film using aluminum | |
| US6054382A (en) | Method of improving texture of metal films in semiconductor integrated circuits | |
| US5976970A (en) | Method of making and laterally filling key hole structure for ultra fine pitch conductor lines | |
| EP1190607A1 (en) | Integrated circuits with copper metallization for interconnections | |
| US6395164B1 (en) | Copper seed layer repair technique using electroless touch-up | |
| US20110006436A1 (en) | Conductive Via Plug Formation | |
| CN1294641C (en) | Two-step deposition method for interlayer film on metal wiring | |
| CN1202273A (en) | Improved interface between titanium and aluminum alloys in metal stacks for integrated circuits | |
| US6258720B1 (en) | Method of formation of conductive lines on integrated circuits | |
| KR970003717B1 (en) | Method of forming the metal wiring on the semiconductor device | |
| US4540464A (en) | Method of renewing defective copper conductors on the external planes of multilayer circuit boards | |
| CN1251323C (en) | Method for Improving Surface Planarity of Dual Embedded Interlayer Metal Dielectric Layers | |
| EP0877424A2 (en) | Interconnect method and structure for semiconductor devices | |
| CN1265449C (en) | Manufacturing method of low-resistance barrier layer in copper metallization manufacturing process | |
| US6514389B1 (en) | Method of processing a workpiece | |
| CN1146021C (en) | Method of manufacturing semiconductor device with multilayer wiring | |
| US20020014701A1 (en) | Interconnect structure for semiconductor device and method of fabrication | |
| CN1414623A (en) | Wiring technology of copper doped metal based on A1 material | |
| JP3526252B2 (en) | Wiring structure and wiring manufacturing method | |
| KR19980084723A (en) | Multi-layered Metallization of Semiconductor Device and Formation Method | |
| KR940002766B1 (en) | Flatness metallization method | |
| CN1393923A (en) | Method of manufacturing a dual damascene structure | |
| KR100477697B1 (en) | Material processing method with multiple recesses formed on the surface | |
| CN102623388A (en) | Formation method of metal interconnection |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20171214 Address after: 201203 Shanghai city Zuchongzhi road Pudong New Area Zhangjiang hi tech Park No. 1399 Patentee after: Shanghai Huahong Grace Semiconductor Manufacturing Corp. Address before: No. 1188, Chuan Qiao Road, Pudong, Shanghai Patentee before: Shanghai Hua Hong NEC Electronics Co.,Ltd. |
|
| TR01 | Transfer of patent right | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20070110 Termination date: 20211218 |
|
| CF01 | Termination of patent right due to non-payment of annual fee |