CN102569099B - 一种倒装芯片的封装方法 - Google Patents
一种倒装芯片的封装方法 Download PDFInfo
- Publication number
- CN102569099B CN102569099B CN201010622813.6A CN201010622813A CN102569099B CN 102569099 B CN102569099 B CN 102569099B CN 201010622813 A CN201010622813 A CN 201010622813A CN 102569099 B CN102569099 B CN 102569099B
- Authority
- CN
- China
- Prior art keywords
- chip
- oxide semiconductor
- field effect
- semiconductor field
- metal oxide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Classifications
-
- H10W70/042—
-
- H10W70/20—
-
- H10W70/457—
-
- H10W70/466—
-
- H10W70/481—
-
- H10W72/0198—
-
- H10W74/019—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/39—Structure, shape, material or disposition of the strap connectors after the connecting process
- H01L2224/40—Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
- H01L2224/401—Disposition
- H01L2224/40151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/40221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/40245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/40247—Connecting the strap to a bond pad of the item
-
- H10W72/073—
-
- H10W72/07336—
-
- H10W72/07337—
-
- H10W72/075—
-
- H10W72/242—
-
- H10W72/29—
-
- H10W72/325—
-
- H10W72/352—
-
- H10W72/354—
-
- H10W72/536—
-
- H10W72/5363—
-
- H10W72/551—
-
- H10W72/59—
-
- H10W72/652—
-
- H10W72/691—
-
- H10W72/871—
-
- H10W72/884—
-
- H10W72/926—
-
- H10W72/944—
-
- H10W72/952—
-
- H10W74/00—
-
- H10W74/111—
-
- H10W90/726—
-
- H10W90/736—
-
- H10W90/756—
-
- H10W90/766—
Landscapes
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims (15)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201010622813.6A CN102569099B (zh) | 2010-12-28 | 2010-12-28 | 一种倒装芯片的封装方法 |
| US13/045,407 US8338232B2 (en) | 2010-12-28 | 2011-03-10 | Power semiconductor device package method |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201010622813.6A CN102569099B (zh) | 2010-12-28 | 2010-12-28 | 一种倒装芯片的封装方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN102569099A CN102569099A (zh) | 2012-07-11 |
| CN102569099B true CN102569099B (zh) | 2014-12-10 |
Family
ID=46317695
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201010622813.6A Active CN102569099B (zh) | 2010-12-28 | 2010-12-28 | 一种倒装芯片的封装方法 |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US8338232B2 (zh) |
| CN (1) | CN102569099B (zh) |
Families Citing this family (29)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN103824836B (zh) | 2010-08-31 | 2017-03-01 | 先进封装技术私人有限公司 | 半导体承载元件及半导体封装件 |
| CN102543767B (zh) * | 2010-12-07 | 2015-04-08 | 万国半导体(开曼)股份有限公司 | 一种在晶圆级封装的塑封工序中避免晶圆破损的方法 |
| US8436429B2 (en) * | 2011-05-29 | 2013-05-07 | Alpha & Omega Semiconductor, Inc. | Stacked power semiconductor device using dual lead frame and manufacturing method |
| US8399997B2 (en) * | 2011-06-10 | 2013-03-19 | Shanghai Kalhong Electronic Company Limited | Power package including multiple semiconductor devices |
| CN104756225A (zh) * | 2012-09-20 | 2015-07-01 | 斯莱戈科技公司 | 极薄封装 |
| CN102867805A (zh) * | 2012-09-24 | 2013-01-09 | 日月光半导体制造股份有限公司 | 半导体封装件及其制造方法 |
| CN103117230B (zh) * | 2012-10-25 | 2015-11-04 | 南通康比电子有限公司 | 一种高响应的dip整流桥的工艺 |
| CN103887225B (zh) * | 2012-12-21 | 2017-02-22 | 万国半导体股份有限公司 | 基于铝合金引线框架的半导体器件及制备方法 |
| CN103400819B (zh) * | 2013-08-14 | 2017-07-07 | 矽力杰半导体技术(杭州)有限公司 | 一种引线框架及其制备方法和应用其的封装结构 |
| KR102084540B1 (ko) | 2013-10-16 | 2020-03-04 | 삼성전자주식회사 | 반도체 패키지 및 그 제조방법 |
| CN105271104B (zh) * | 2014-06-06 | 2018-09-14 | 日月光半导体制造股份有限公司 | 半导体封装结构的制造方法 |
| CN104681456B (zh) * | 2015-01-27 | 2017-07-14 | 华进半导体封装先导技术研发中心有限公司 | 一种扇出型晶圆级封装方法 |
| CN106328545A (zh) * | 2015-07-02 | 2017-01-11 | 万国半导体(开曼)股份有限公司 | 超薄芯片的双面暴露封装结构及其制造方法 |
| CN105428330A (zh) * | 2015-10-30 | 2016-03-23 | 杰群电子科技(东莞)有限公司 | 一种半导体器件及其制造方法 |
| US9455185B1 (en) | 2015-12-17 | 2016-09-27 | International Business Machines Corporation | Laser anneal of buried metallic interconnects including through silicon vias |
| US10340444B2 (en) * | 2016-12-28 | 2019-07-02 | Rohm Co., Ltd. | Semiconductor element with hall element and sealing resin |
| US10396018B2 (en) * | 2017-11-27 | 2019-08-27 | Infineon Technologies Ag | Multi-phase half bridge driver package and methods of manufacture |
| US10665522B2 (en) * | 2017-12-22 | 2020-05-26 | Intel IP Corporation | Package including an integrated routing layer and a molded routing layer |
| CN108364920B (zh) * | 2018-03-01 | 2022-02-22 | 颀中科技(苏州)有限公司 | 倒装芯片组件、倒装芯片封装结构及制备方法 |
| US11545418B2 (en) * | 2018-10-24 | 2023-01-03 | Texas Instruments Incorporated | Thermal capacity control for relative temperature-based thermal shutdown |
| DE102019130778B4 (de) * | 2018-11-29 | 2025-05-22 | Infineon Technologies Ag | Ein Package, welches ein Chip Kontaktelement aus zwei verschiedenen elektrisch leitfähigen Materialien aufweist, sowie ein Verfahren zum Herstellen eines Package |
| JP7095641B2 (ja) * | 2019-03-29 | 2022-07-05 | 株式会社デンソー | 半導体装置 |
| US11094617B2 (en) * | 2019-06-27 | 2021-08-17 | Alpha And Omega Semiconductor (Cayman), Ltd. | Semiconductor package including low side field-effect transistors and high side field-effect transistors and method of making the same |
| CN110310931A (zh) * | 2019-07-15 | 2019-10-08 | 深圳市泛宜微电子技术有限公司 | 一种芯片及封装元件 |
| DE102019132230B4 (de) * | 2019-11-28 | 2024-01-25 | Infineon Technologies Ag | Verfahren zur Herstellung einer Halbleitervorrichtung |
| CN112103280B (zh) * | 2020-10-21 | 2025-12-23 | 思瑞浦微电子科技(苏州)股份有限公司 | 芯片封装结构、芯片封装方法及数字隔离器 |
| CN114944341A (zh) * | 2022-03-25 | 2022-08-26 | 华源智信半导体(深圳)有限公司 | 半导体结构的封装方法、封装结构和电子设备 |
| CN114975130B (zh) * | 2022-05-31 | 2025-04-29 | 浙江禾芯集成电路有限公司 | 一种垂直型mosfet芯片的封装结构的封装方法 |
| EP4600999A1 (en) * | 2024-02-06 | 2025-08-13 | Infineon Technologies Austria AG | A semiconductor package comprising an electrical contact member for down-connecting a contact pad with a substrate |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1166057A (zh) * | 1996-05-17 | 1997-11-26 | Lg半导体株式会社 | 底部引线半导体芯片堆式封装 |
| CN101131982A (zh) * | 2007-09-13 | 2008-02-27 | 江苏长电科技股份有限公司 | 半导体器件无脚封装结构及其封装工艺 |
| CN101764114A (zh) * | 2009-12-30 | 2010-06-30 | 上海凯虹电子有限公司 | 一种倒装式封装结构及其制作方法 |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6812552B2 (en) * | 2002-04-29 | 2004-11-02 | Advanced Interconnect Technologies Limited | Partially patterned lead frames and methods of making and using the same in semiconductor packaging |
| JP3897704B2 (ja) * | 2003-01-16 | 2007-03-28 | 松下電器産業株式会社 | リードフレーム |
| US7125747B2 (en) * | 2004-06-23 | 2006-10-24 | Advanced Semiconductor Engineering, Inc. | Process for manufacturing leadless semiconductor packages including an electrical test in a matrix of a leadless leadframe |
| DE102005053842B4 (de) * | 2005-11-09 | 2008-02-07 | Infineon Technologies Ag | Halbleiterbauelement mit Verbindungselementen und Verfahren zur Herstellung desselben |
| US7507603B1 (en) * | 2005-12-02 | 2009-03-24 | Amkor Technology, Inc. | Etch singulated semiconductor package |
| US7662672B2 (en) * | 2006-10-13 | 2010-02-16 | Chipmos Technologies (Bermuda) Ltd. | Manufacturing process of leadframe-based BGA packages |
| TWI316749B (en) * | 2006-11-17 | 2009-11-01 | Siliconware Precision Industries Co Ltd | Semiconductor package and fabrication method thereof |
| DE102007012154B4 (de) * | 2007-03-12 | 2014-05-08 | Infineon Technologies Ag | Halbleitermodul mit Halbleiterchips und Verfahren zur Herstellung desselben |
| DE102007013186B4 (de) * | 2007-03-15 | 2020-07-02 | Infineon Technologies Ag | Halbleitermodul mit Halbleiterchips und Verfahren zur Herstellung desselben |
| US7915080B2 (en) * | 2008-12-19 | 2011-03-29 | Texas Instruments Incorporated | Bonding IC die to TSV wafers |
| US8723299B2 (en) * | 2010-06-01 | 2014-05-13 | Infineon Technologies Ag | Method and system for forming a thin semiconductor device |
| US8314489B2 (en) * | 2010-09-13 | 2012-11-20 | Infineon Technologies Ag | Semiconductor module and method for production thereof |
| US8283780B2 (en) * | 2010-11-25 | 2012-10-09 | Freescale Semiconductor, Inc | Surface mount semiconductor device |
-
2010
- 2010-12-28 CN CN201010622813.6A patent/CN102569099B/zh active Active
-
2011
- 2011-03-10 US US13/045,407 patent/US8338232B2/en active Active
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1166057A (zh) * | 1996-05-17 | 1997-11-26 | Lg半导体株式会社 | 底部引线半导体芯片堆式封装 |
| CN101131982A (zh) * | 2007-09-13 | 2008-02-27 | 江苏长电科技股份有限公司 | 半导体器件无脚封装结构及其封装工艺 |
| CN101764114A (zh) * | 2009-12-30 | 2010-06-30 | 上海凯虹电子有限公司 | 一种倒装式封装结构及其制作方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| US20120164793A1 (en) | 2012-06-28 |
| US8338232B2 (en) | 2012-12-25 |
| CN102569099A (zh) | 2012-07-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN102569099B (zh) | 一种倒装芯片的封装方法 | |
| TWI395277B (zh) | 晶圓水準的晶片級封裝 | |
| CN101252096B (zh) | 芯片封装结构以及其制作方法 | |
| TWI485817B (zh) | 微電子封裝及其散熱方法 | |
| US8344499B2 (en) | Chip-exposed semiconductor device | |
| CN106298722B (zh) | 一种大电流功率半导体器件的封装结构及制造方法 | |
| JP2010123686A (ja) | 半導体装置およびその製造方法 | |
| CN102842556B (zh) | 双面外露的半导体器件及其制作方法 | |
| TW201145484A (en) | Etch-back type semiconductor package, substrate and manufacturing method thereof | |
| TW200405480A (en) | Partially patterned lead frames and methods of making and using the same in semiconductor packaging | |
| CN101877339A (zh) | 导线架 | |
| US8877555B2 (en) | Flip-chip semiconductor chip packing method | |
| CN112768427B (zh) | 氮化镓hemt的封装结构及封装方法 | |
| US20080197438A1 (en) | Sensor semiconductor device and manufacturing method thereof | |
| CN105378917B (zh) | 堆叠芯片封装 | |
| CN106997852A (zh) | 用于带有厚背面金属化的模压芯片级封装的晶圆工艺 | |
| EP2669936B1 (en) | Discrete semiconductor device package and manufacturing method | |
| CN102832190B (zh) | 一种倒装芯片的半导体器件及制造方法 | |
| TWI380379B (en) | Package structure and manufacturing method thereof | |
| TWI427717B (zh) | 一種倒裝晶片的封裝方法 | |
| US11121105B2 (en) | Semiconductor devices and methods of manufacturing semiconductor devices | |
| CN103107145A (zh) | 半导体封装件、预制导线架及其制法 | |
| TW201403762A (zh) | 底部源極的功率裝置及製備方法 | |
| TW200401413A (en) | New package system for discrete devices | |
| TWI509770B (zh) | 集成堆疊式多晶片的半導體器件及其制備方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| C41 | Transfer of patent application or patent right or utility model | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20160928 Address after: 400700 Chongqing city Beibei district and high tech Industrial Park the road No. 5 of 407 Patentee after: Chongqing Wanguo Semiconductor Technology Co.,Ltd. Address before: Bermuda Hamilton Church 2 Cola Lunden House Street Patentee before: ALPHA & OMEGA SEMICONDUCTOR, Ltd. Effective date of registration: 20160928 Address after: Bermuda Hamilton Church 2 Cola Lunden House Street Patentee after: ALPHA & OMEGA SEMICONDUCTOR, Ltd. Address before: The British West Indies Dakaiman Cayman Island KY1-1107 No. 122 Marie street P.O.709 mailbox Patentee before: Alpha and Omega Semiconductor (Cayman) Ltd. |
|
| PE01 | Entry into force of the registration of the contract for pledge of patent right |
Denomination of invention: Packaging method of flip chip Effective date of registration: 20191210 Granted publication date: 20141210 Pledgee: Chongqing Branch of China Development Bank Pledgor: Chongqing Wanguo Semiconductor Technology Co.,Ltd. Registration number: Y2019500000007 |
|
| PE01 | Entry into force of the registration of the contract for pledge of patent right | ||
| PC01 | Cancellation of the registration of the contract for pledge of patent right |
Granted publication date: 20141210 Pledgee: Chongqing Branch of China Development Bank Pledgor: Chongqing Wanguo Semiconductor Technology Co.,Ltd. Registration number: Y2019500000007 |
|
| PC01 | Cancellation of the registration of the contract for pledge of patent right |