AU626889B2 - Low-power clocking circuits - Google Patents
Low-power clocking circuits Download PDFInfo
- Publication number
- AU626889B2 AU626889B2 AU37357/89A AU3735789A AU626889B2 AU 626889 B2 AU626889 B2 AU 626889B2 AU 37357/89 A AU37357/89 A AU 37357/89A AU 3735789 A AU3735789 A AU 3735789A AU 626889 B2 AU626889 B2 AU 626889B2
- Authority
- AU
- Australia
- Prior art keywords
- logic
- circuit
- enabling
- power source
- switchable
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
- 238000000034 method Methods 0.000 claims description 24
- 239000003990 capacitor Substances 0.000 claims description 7
- 230000008878 coupling Effects 0.000 claims description 2
- 238000010168 coupling process Methods 0.000 claims description 2
- 238000005859 coupling reaction Methods 0.000 claims description 2
- 230000006698 induction Effects 0.000 claims description 2
- 235000009917 Crataegus X brevipes Nutrition 0.000 claims 1
- 235000013204 Crataegus X haemacarpa Nutrition 0.000 claims 1
- 235000009685 Crataegus X maligna Nutrition 0.000 claims 1
- 235000009444 Crataegus X rubrocarnea Nutrition 0.000 claims 1
- 235000009486 Crataegus bullatus Nutrition 0.000 claims 1
- 235000017181 Crataegus chrysocarpa Nutrition 0.000 claims 1
- 235000009682 Crataegus limnophila Nutrition 0.000 claims 1
- 235000004423 Crataegus monogyna Nutrition 0.000 claims 1
- 240000000171 Crataegus monogyna Species 0.000 claims 1
- 235000002313 Crataegus paludosa Nutrition 0.000 claims 1
- 235000009840 Crataegus x incaedua Nutrition 0.000 claims 1
- 210000002837 heart atrium Anatomy 0.000 claims 1
- 230000001360 synchronised effect Effects 0.000 description 4
- 101100289061 Drosophila melanogaster lili gene Proteins 0.000 description 1
- 239000003795 chemical substances by application Substances 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000004146 energy storage Methods 0.000 description 1
- KEBHLNDPKPIPLI-UHFFFAOYSA-N hydron;2-(3h-inden-4-yloxymethyl)morpholine;chloride Chemical compound Cl.C=1C=CC=2C=CCC=2C=1OCC1CNCCO1 KEBHLNDPKPIPLI-UHFFFAOYSA-N 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- 239000003643 water by type Substances 0.000 description 1
Landscapes
- Electronic Switches (AREA)
Description
i.1 r OPI DATE 29/11/89 AOJP DATE 04/01/90 AP r ID 37357 89 PCT NUMBER PCT/AU89/00192 PCr INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) (51) International Patent Classification 4 (11) International Publication Number: WO 89/11182 HO3K 17/00 Al (43) International Publication Date: 16 November 1989 (16.11.89) (21) International Application Number: PCT/AU89/00192 (81) Designated States: AT, AT (European patent), AU, BB, BE (European patent), BF (OAPI patent), BG, BJ (OAPI (22) International Filing Date: 4 May 1989 (04.05.89) patent), BR, CF (OAPI patent), CG (OAPI patent), CH, CH (European patent), CM (OAPI patent), DE, DE (European patent), DK, FI, FR (European patent), GA Priority data: (OAPI patent), GB, GB (European patent), HU, IT (Eu- PI 8096 6 May 1988 (06.05.88) AU ropean patent), JP, KP, KR, LK, LU, LU (European patent), MC, MG, ML (OAPI patent), MR (OAPI patent), MW, NL, NL (European patent), NO, RO, SD, SE, SE (71) Applicant (for all designated States except US): MAGELLAN (European patent), SN (OAPI patent), SU, TD (OAPI CORPORATION (AUSTRALIA) PTY. LTD. [AU/ patent), TG (OAPI patent), US.
AU]; 1st Floor, 184 St. Georges Terrace, Perth, W.A.
6000 (AU).
Published (72) Inventor; and With international search report.
Inventor/Applicant (for US only): BROOKS, David, Robert (GB/AU]; 1st Floor, 184 St. Georges Terrace, Perth, W.A. 6000 (AU).
(74) Agent: EDWD. WATERS SONS; 50 Queen Street, Mel- 6 bourne, VIC 3000 (AU).
(54)Title: LOW-POWER CLOCKING CIRCUITS Ph-1 ddh-2 I d d (57) Abstract A method of switching a circuit comprising a plurality of non or minimal power consumption logic elements, said circuit comprising at least a first switchable logic element and a second switchable logic element, the method comprising the steps of: enabling said first logic elen.ent so as to allow said first logic element to determine itself, enabling said second logic element so as to allow said second logic element to determine itself, wherein: enabling of said second element is not commenced until said first element is substantially determined.
I
1 i 1 fl 1 WO 89/11182 PCT/AU89/00192 la- LOW-POWER CLOCKING CIRCUITS FIELD OF INVENTION The present invention relates to the field of switching low power electronic circuits and particularly CMOS logic circuits. More particularly, the present invention relates to reducing or minimising the current drawn by a switchable electronic circuit at any point in time, such as CMOS circuitry.
BACKGROUND
The basic CMOS logic gate, as is known to those skilled in the art, consumes essentially no or a relatively small amount of power, except when it is actually in a switching state (a change in input causes the output to change). Circuits including CMOS logic gates often comprise a large number of such gates, synchronised to a single clock signal. Synchronous systems are preferred from a design standpoint, and their synchronous behaviour is believed to be well understood by people skilled in the art. All logic gates of such a circuit switch simultaneously, and the load presented to the power source appears as a short, heavy burst, synchronised with the clock. Compensation for this heavy power drain, as a result of current flowing simultaneously into these gates, often necessitates the use of a large supply reservoir capacitor in the power source.
This large capacitor is often undesirable.
OBJECTS OF INVENTION An object of the present invention is to provide a method and/or device wherein the current drawn by a circuit is distributed over a predetermined period of time.
A further object of the present invention is to provide a device and/or method which has a reduced dependence on a charge storage reservoir when switching a circuit comprising a relatively large number of CMOS gates.
SUMMARY OF INVENTION -presePnt invei-i-on-provi-d-e-s-a-o methiod
R
_t i t c-e ee r-ggs-ic-i-taeu 1-te-ea A-E-i-sef or mi--a-1- Ib The present invention provides a method of switching a circuit comprising a plurality of minimal power consumption logic elements, said circuit comprising at least a first switchable logic element and a second switchable logic element, the method comprising the steps of: enabling said first logic element to allow said first logic element to reach a steady logic state, and enabling said second logic element when said first logic element reaches a 1 0 substantially steady logic state, the enabling of each element being substantially co-ordinated with cycles of an AC power source.
The present invention also provides a device for switching a circuit comprising a plurality of minimal power consumption logic elements, said circuit comprising at least 1 5 a first switchable element and a second switchable element, said device comprising: timing means coupled to said first element for enabling said first element to reach a steady logic state, said timing means further being coupled to said second element for enabling said second element to reach a steady logic state when the first element reaches a substantially steady logic state, and means for coupling each of said elements to an AC 0 power source, the enabling of each element being substantially coordinated with cycles of *an AC power source.
I
s •P ;cp WO 89/11182 PCT/AU89/00192 2 pewer con s-uhmpf-i-n--l-ag-i---e-l-e-m en--s--s-a-i-d-c4i-rcu-it comprrisi-nrg-a-t-- least a first switchable logic element and a second switchable logic element, the method comprising the ste of enabling said first logic element so as tpallow said first logic element to determine itself, e abling said second logic element so as to allow said sec d logic element to determine itself, wherein enabling of said second eleme is not commenced until said first element is substantially determined.
The present invention al o provides a device for switching a circuit comprisinga plurality of non or minimal power consumption logic elements, said circuit comprising at least a first switchableelement and a second switchable element, said device omprising a timing ans coupled to said first element and being adapted t enable said first element so as to allow said first elment to determine itself, said timing means further b ng coupled to said second element and being adapte to enable said second element so as to allow said second element to determine itself, wherein said timing means enables the second element after the first element is *^&ubsa--all-y-dctomnerfted.
The present invention also provides a method and device as described above, wherein the enabling of each element is co-ordinated with successive cycles of an AC power source.
The present invention also provides a method and device as described above, wherein high switching currents 3 are drawn directly from an AC power source.
The present invention also provides a method and device as described above, wherein enabling of each circuit or part thereof is provided in a staggered relationship.
The present invention also provides a method andi device as described above, wherein, within each element, Sgates or groups of gates are further selectively enabled in a staggered relationship.
Sc -t; i' The above methods or device(s) may be included in a clocking circuit. The timing means of the device may also incorporate delay elements to enhance device timing.
The present invention may be applicable to 1.C. circuits, or other low current drawing circuit, including passive transponders.
DISCLOSURE OF INVENTION The present description discloses two arrangements and methods which may be incorporated in a switchable circuit. The circuit may include groups of circuit elements or sub-groups thereof (gates), each of which can be individually switched when desired.
The present description discloses clocking a circuit in a particular way to reduce the 1 0 energy storage requirements of a power supply storage capacitor. One arrangement has a general application, while the other arrangement which forms the basis for the present invention is usable where the circuit is powered from a rectified AC source, having a frequency equal to an exact even multiple of a clock source.
Either or both arrangements may be used in any given application.
1 5 One arrangement may be termed "Staggered Clocks". This arrangement serves to cause successive sections of the circuit to switch at different times, thereby "evening out" staggered clocks arrangement will be described with reference to a 2-phase clocking scheme, however, it may be extended to polyphase clocks. This arrangement essentially trades speed for power. Therefore, it is of more use where low processing ,2 0 speed is desirable.
A 2-phase clocking scheme is shown in Figure 1. The two clock phases, Ph-i and Ph-2 enable or switch alternate sections of the logic. All elements or gates activated by Ph-i are enabled, and allowed to reach their final values, before Ph-1 terminates. At this point, the newly-determined values are retained. Ph-2 then becomes active, and the new values are used in the second section of o i:" go• o oo o o °oo e e eeeee "IC"C- WO 89/11182 PCT/AU89/00192 -4the logic, to evaluate further results, which may in turn serve as inputs to the Ph-i logic on the next occurrence of Ph-i.
All clock phases must never be active simultaneously or else a "race" condition will result.
Figure 1 shows that such a circuit will draw heavy loads (Idd) from its supply at the start of each of the clock phases, as the clock lines change status, after which the circuits become steady state or determine themselves.
To more evenly distribute the current drawn from the power supply by enabled circuit elements, an arrangement in accordance with the present invention and exemplified by that shown in Figure 2 may be employed. Here the clocks have been divided into two sections each (more sections may be used if desired). These sub-clocks are displaced in time, and accordingly, spreading-out current drawn from the power supply, as shown. It is of an advantage if clock Ph-1,2 did not change status until clock Ph-l.l had stabilised. Coincident clocks will only serve to reduce the effect of the present invention.
To ensure correct circuit functioning, all the Ph-i clocks must be simultaneously active long enough for the circuits to determine themselves, and all Ph-i clocks must be inactive before the first Ph-2 clock becomes active. A similar rule holds for the Ph-2 clocks. i If the clocks are obtained by division from a high-frequency source, the staggered clock may be obtained i by conventional digital means shift registers).
If such a high frequency source is not available, a chain of delay elements, such as ring-oscillator stages, may serve to stagger the clocks. In the case of VLSI, a further arrangement may be used by distributing the clock in polysilicon, deliberately exploiting the high distributed resistance and capacitance of that medium, in order to create desired staggered delays.
i ,1 WO 89/11182 PCT/AU89/00192 In each case, the latest (most delayed) of the sub-clocks may be used to initiate the next switching-phase, to ensure there is no overlap.
Another arrangement relies on a Rectified AC Power Source. DC operating power can be obtained from a rectified AC power source of sufficiently low internal impedance, and provided the AC frequency is equal to an exact even multiple of the clock frequency. (As before, we here consider a 2-phase clocking scheme. In the general case, with N clock phases, the AC power frequency must equal (N x M x the clock frequency)/C, where M and C are both integers, N as stated is the number of clock phases, C is the number of rectifier conduction "events" per AC cycle (one for half wave, two for full wave, etc.) and M is any number not less than one).
This arrangement utilises a concept wherein to phase-lock the clocks to the AC waveform, each clock commences its active edge just as (or shortly after) the power rectifier begins to conduct. In essence, the heavy current pulse required to activate the logic, is drawn directly from the AC supply, rather than from a DC reservoir capacitor.
Figures 3 and 4 show an example of a half-wave rectifier, and a 2-phase clock using this arrangement, the timing means to co-ordinate circuit clocking being incorporated in the ASIC.
Figure 3 shows the clock waveforms, together with the conduction angle of the supply rectifier. Comparison of this diagram with the schematic in Figure 4 will show that the heavy current pulses of Figure 1 are now supplied directly via the rectifier, while the reservoir capacitor is required merely to sustain the DC rail during the remainder of a clock period. Accordingly, the capacitor can be of a much smaller size.
This device may be especially useful in devices which are powered by AC magnetic induction, using a resonant power pickup circuit, such as those used in passive I W 1- I ftom-, I 111111111111 WO 89/11182 PCT/AU89/00192 6 transponder devices, and disclosed in copending PCT Application Nos. PCT/AU88/00449 entitled "TRANSPONDER" and PCT/AU88/00476 entitled "POWERING AND COMMUNICATION APPARATUS AND METHOD". In such cases (assuming a moderate Q-factor in the tuned circuit), the rectifier merely 'taps into' the comparatively large circulating currents in the tuned circuit at the appropriate times when the rectifier is conducting to obtain the current pulses required during switching of the circuit elements and gates.
ii Lili
M
1 1 1 i
Claims (14)
1. The present invention provides a method of switching a circuit comprising a plurality of minimal power consumption logic elements, said circuit comprising at least a first switchable logic element and a second switchable logic element, the method comprising the steps of: enabling said first logic element to allow said first logic element to reach a steady logic state, and enabling said second logic element when said first logic element reaches a substantially steady logic state, the enabling of each element being substantially co-ordinated with cycles of an AC power source.
2. A method as claimed in claim 1 wherein the AC power source is rectified.
3. A method as claimed in claim 1 wherein each enabling step substantially corresponds to a peak of said AC cycles. ooo
4. A method as claimed in claim 1 wherein said power source comprises a tuned V°o• circuit and a storage capacitor coupled thereto.
5. A method as claimed in claim 1 wherein high switching currents are drawn o' o directly from the AC power source. go
6. A method as claimed in claim 1 wherein enabling of each circuit element is provided by staggered clocks.
7. A method as claimed in claim 6, wherein, within each element, a selected number of gates is selectively enabled in a staggered relationship.
8. A device power by AC magnetic induction wherein a circuit of the device is switched according to the method of claim 1.
9. A device for switching a circuit comprising a plurality of minimal power consumption logic elements, said circuit comprising at least a first switchable element and a second switchable element, said device comprising: I- i 8 timing means coupled to said first element for enabling said first element to reach a steady logic state, said timing means further being coupled to said second element for enabling said second element to reach a steady logic state when the first element reaches a substantially steady logic state, and means for coupling each of said elements to an AC power source, the enabling of each element being substantially coordinated with cycles of an AC power source.
1 0. A device as claimed in claim 9 wherein said logic elements comprise CMOS logic elements.
11. A device as claimed in claim 9 or 10 wherein said timing means comprises a polyphase clock for staggering circuit switching.
12. A device as claimed in claim 9 wherein said timing means is phase-locked to an AC power waveform to enable each element at substantially a peak of said AC cycles.
13. A method as claimed in claim 1, substantially as herein described with reference to Figures 2, 3 and 4 of the accompanying drawings.
14. A device as claimed in claim 8 or 9, substantially as herein described with reference to Figures 2, 3 and 4 of the accompanying drawings. DATED this 11th day of May, 1992 MAGELLAN CORPORATION (AUSTRALIA) PTY LTD WATERMARK PATENT TRADEMARK ATTORNEYS THE ATRIUM 290 BURWOOD ROAD HAWTHORN VICTORIA 3122 AUSTRAUA *1-1 ^i
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| AU37357/89A AU626889B2 (en) | 1988-05-06 | 1989-05-04 | Low-power clocking circuits |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| AUPI8096 | 1988-05-06 | ||
| AUPI809688 | 1988-05-06 | ||
| AU37357/89A AU626889B2 (en) | 1988-05-06 | 1989-05-04 | Low-power clocking circuits |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| AU3735789A AU3735789A (en) | 1989-11-29 |
| AU626889B2 true AU626889B2 (en) | 1992-08-13 |
Family
ID=25623940
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AU37357/89A Ceased AU626889B2 (en) | 1988-05-06 | 1989-05-04 | Low-power clocking circuits |
Country Status (1)
| Country | Link |
|---|---|
| AU (1) | AU626889B2 (en) |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4037119A (en) * | 1974-06-25 | 1977-07-19 | Itt Industries, Inc. | Charge transfer delay circuit for analog signals |
| JPH0642071A (en) * | 1991-11-11 | 1994-02-15 | Nippon Sheet Glass Co Ltd | Acoustic material of ceramics |
-
1989
- 1989-05-04 AU AU37357/89A patent/AU626889B2/en not_active Ceased
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4037119A (en) * | 1974-06-25 | 1977-07-19 | Itt Industries, Inc. | Charge transfer delay circuit for analog signals |
| JPH0642071A (en) * | 1991-11-11 | 1994-02-15 | Nippon Sheet Glass Co Ltd | Acoustic material of ceramics |
Also Published As
| Publication number | Publication date |
|---|---|
| AU3735789A (en) | 1989-11-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN104270007B (en) | Switching power supply circuit and method | |
| Yao et al. | A novel resonant gate driver for high frequency synchronous buck converters | |
| De Vries | A resonant power MOSFET/IGBT gate driver | |
| CN101257260B (en) | Synchronous rectifying device | |
| US5559463A (en) | Low power clock circuit | |
| KR100742007B1 (en) | Charge-pump closely coupled to switching converter to improve area efficiency | |
| US5506520A (en) | Energy conserving clock pulse generating circuits | |
| JP3313276B2 (en) | MOS gate circuit and power supply method thereof | |
| WO1993007733A1 (en) | Drive circuit for electroluminescent panels and the like | |
| US6229385B1 (en) | Control feature for IC without using a dedicated pin | |
| KR970051108A (en) | Multistage pumped merged pumping voltage generation circuit | |
| JP3866026B2 (en) | Spiking neuron circuit | |
| CA2354454C (en) | Pulse width modulation control circuit for a high frequency series resonant ac/dc converter | |
| US5473270A (en) | Adiabatic dynamic precharge boost circuitry | |
| US5196743A (en) | Low-power clocking circuits | |
| US5508639A (en) | CMOS clock drivers with inductive coupling | |
| US8558525B1 (en) | Power supply circuit and reuse of gate charge | |
| AU626889B2 (en) | Low-power clocking circuits | |
| US6492861B2 (en) | Electronic charge pump device | |
| ATE61175T1 (en) | GALLIUM ARSENIDE LOGIC WITH PHASE MODULATED OUTPUT PULSE. | |
| JPH11330924A (en) | Flip flop | |
| Kwon et al. | A new single-clock flip-flop for half-swing clocking | |
| US3089961A (en) | Binary logic circuits employing transformer and enhancement diode combination | |
| US6549030B2 (en) | Clock induced supply noise reduction method for a latch based circuit | |
| US6219264B1 (en) | Method and apparatus to reduce rectifier loss |