MXPA03002064A - Arreglo de circuito y procedimiento para detectar un ataque indeseado en un circuito integrado. - Google Patents
Arreglo de circuito y procedimiento para detectar un ataque indeseado en un circuito integrado.Info
- Publication number
- MXPA03002064A MXPA03002064A MXPA03002064A MXPA03002064A MXPA03002064A MX PA03002064 A MXPA03002064 A MX PA03002064A MX PA03002064 A MXPA03002064 A MX PA03002064A MX PA03002064 A MXPA03002064 A MX PA03002064A MX PA03002064 A MXPA03002064 A MX PA03002064A
- Authority
- MX
- Mexico
- Prior art keywords
- circuit
- integrated circuit
- detecting
- signal line
- line
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
-
- H10W42/405—
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/31719—Security aspects, e.g. preventing unauthorised access during test
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Semiconductor Integrated Circuits (AREA)
- Tests Of Electronic Circuits (AREA)
- Manipulation Of Pulses (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Dc Digital Transmission (AREA)
- Noise Elimination (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE10044837A DE10044837C1 (de) | 2000-09-11 | 2000-09-11 | Schaltungsanordnung und Verfahren zum Detektieren eines unerwünschten Angriffs auf eine integrierte Schaltung |
| PCT/DE2001/003335 WO2002021241A2 (de) | 2000-09-11 | 2001-08-30 | Schaltungsanordnung und verfahren zum detektieren eines unerwünschten angriffs auf eine integrierte schaltung |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| MXPA03002064A true MXPA03002064A (es) | 2003-10-06 |
Family
ID=7655776
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| MXPA03002064A MXPA03002064A (es) | 2000-09-11 | 2001-08-30 | Arreglo de circuito y procedimiento para detectar un ataque indeseado en un circuito integrado. |
Country Status (13)
| Country | Link |
|---|---|
| US (1) | US7106091B2 (es) |
| EP (1) | EP1334416B1 (es) |
| JP (1) | JP4094944B2 (es) |
| KR (1) | KR100508891B1 (es) |
| CN (1) | CN1199092C (es) |
| AT (1) | ATE293806T1 (es) |
| BR (1) | BR0113810A (es) |
| DE (2) | DE10044837C1 (es) |
| MX (1) | MXPA03002064A (es) |
| RU (1) | RU2251724C2 (es) |
| TW (1) | TW539935B (es) |
| UA (1) | UA72342C2 (es) |
| WO (1) | WO2002021241A2 (es) |
Families Citing this family (36)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE10155802B4 (de) * | 2001-11-14 | 2006-03-02 | Infineon Technologies Ag | Halbleiterchip mit FIB-Schutz |
| DE10221657A1 (de) * | 2002-05-15 | 2003-11-27 | Infineon Technologies Ag | Informationsmatrix |
| DE10254658A1 (de) * | 2002-11-22 | 2004-06-03 | Philips Intellectual Property & Standards Gmbh | Mikrocontroller und zugeordnetes Verfahren zum Abarbeiten der Programmierung des Mikrocontrollers |
| DE10324049B4 (de) * | 2003-05-27 | 2006-10-26 | Infineon Technologies Ag | Integrierte Schaltung und Verfahren zum Betreiben der integrierten Schaltung |
| DE10345240A1 (de) * | 2003-09-29 | 2005-05-04 | Infineon Technologies Ag | Integrierte Schaltung mit Strahlungssensoranordnung |
| DE10347301B4 (de) | 2003-10-08 | 2007-12-13 | Infineon Technologies Ag | Schaltung mit einem Bus mit mehreren Empfängern |
| FR2865827A1 (fr) * | 2004-01-29 | 2005-08-05 | St Microelectronics Sa | Securisation du mode de test d'un circuit integre |
| FR2865828A1 (fr) * | 2004-01-29 | 2005-08-05 | St Microelectronics Sa | Procede de securisation du mode de test d'un circuit integre par detection d'intrusion |
| ATE453145T1 (de) * | 2004-02-24 | 2010-01-15 | Nxp Bv | Verfahren und einrichtung zum schützen einer integrierten schaltung mittels einbrucherkennung durch monte-carlo-analyse |
| DE102004014435A1 (de) * | 2004-03-24 | 2005-11-17 | Siemens Ag | Anordnung mit einem integrierten Schaltkreis |
| DE102004020576B4 (de) * | 2004-04-27 | 2007-03-15 | Infineon Technologies Ag | Datenverarbeitungsvorrichtung mit schaltbarer Ladungsneutralität und Verfahren zum Betreiben einer Dual-Rail-Schaltungskomponente |
| JP4815141B2 (ja) * | 2005-03-29 | 2011-11-16 | 富士通株式会社 | 回路異常動作検出システム |
| FR2885417A1 (fr) * | 2005-05-04 | 2006-11-10 | St Microelectronics Sa | Circuit integre comportant un mode de test securise par detection de l'etat chaine des cellules configurables du circuit integre |
| FR2888330B1 (fr) * | 2005-07-08 | 2007-10-05 | St Microelectronics Sa | Circuit integre comportant un mode de test securise par detection de l'etat d'un signal de commande |
| US7577886B2 (en) | 2005-07-08 | 2009-08-18 | Stmicroelectronics, Sa | Method for testing an electronic circuit comprising a test mode secured by the use of a signature, and associated electronic circuit |
| US7881465B2 (en) * | 2005-08-08 | 2011-02-01 | Infineon Technologies Ag | Circuit and method for calculating a logic combination of two encrypted input operands |
| DE102005037357B3 (de) * | 2005-08-08 | 2007-02-01 | Infineon Technologies Ag | Logikschaltung und Verfahren zum Berechnen eines maskierten Ergebnisoperanden |
| DE102005042790B4 (de) * | 2005-09-08 | 2010-11-18 | Infineon Technologies Ag | Integrierte Schaltungsanordnung und Verfahren zum Betrieb einer solchen |
| FR2897439A1 (fr) * | 2006-02-15 | 2007-08-17 | St Microelectronics Sa | Circuit elelctronique comprenant un mode de test securise par l'utilisation d'un identifiant, et procede associe |
| DE102007010771A1 (de) * | 2007-03-06 | 2008-10-30 | Robert Bosch Gmbh | Verfahren zur Bestimmung einer asymmetrischen Signalverzögerung eines Signalpfades innerhalb einer integrierten Schaltung |
| KR101299602B1 (ko) | 2007-03-27 | 2013-08-26 | 삼성전자주식회사 | 리버스 엔지니어링을 보호하는 집적회로 |
| US8188860B2 (en) | 2007-10-22 | 2012-05-29 | Infineon Technologies Ag | Secure sensor/actuator systems |
| US8195995B2 (en) | 2008-07-02 | 2012-06-05 | Infineon Technologies Ag | Integrated circuit and method of protecting a circuit part of an integrated circuit |
| DE102008036422A1 (de) * | 2008-08-05 | 2010-02-11 | Infineon Technologies Ag | Halbleiter-Chip mit Prüfeinrichtung |
| FR2935059B1 (fr) * | 2008-08-12 | 2012-05-11 | Groupe Des Ecoles De Telecommunications Get Ecole Nationale Superieure Des Telecommunications Enst | Procede de detection d'anomalies dans un circuit de cryptographie protege par logique differentielle et circuit mettant en oeuvre un tel procede |
| FR2938953B1 (fr) * | 2008-11-21 | 2011-03-11 | Innova Card | Dispositif de protection d'un boitier de circuit integre electronique contre les intrusions par voie physique ou chimique. |
| FR2949163B1 (fr) * | 2009-08-12 | 2011-12-09 | St Microelectronics Rousset | Surveillance de l'activite d'un circuit electronique |
| US8874926B1 (en) | 2012-03-08 | 2014-10-28 | Sandia Corporation | Increasing security in inter-chip communication |
| JP5954872B2 (ja) * | 2012-09-20 | 2016-07-20 | ルネサスエレクトロニクス株式会社 | 半導体集積回路 |
| CN103035077A (zh) * | 2012-11-29 | 2013-04-10 | 深圳市新国都技术股份有限公司 | 一种pos机数据信息保护电路 |
| US9397666B2 (en) * | 2014-07-22 | 2016-07-19 | Winbond Electronics Corporation | Fault protection for clock tree circuitry |
| EP2983102A1 (en) * | 2014-08-07 | 2016-02-10 | EM Microelectronic-Marin SA | Integrated circuit with distributed clock tampering detectors |
| EP3147830B1 (en) | 2015-09-23 | 2020-11-18 | Nxp B.V. | Protecting an integrated circuit |
| FR3054344B1 (fr) | 2016-07-25 | 2018-09-07 | Tiempo | Circuit integre protege. |
| US10547461B2 (en) | 2017-03-07 | 2020-01-28 | Nxp B.V. | Method and apparatus for binding stacked die using a physically unclonable function |
| US10839109B2 (en) * | 2018-11-14 | 2020-11-17 | Massachusetts Institute Of Technology | Integrated circuit (IC) portholes and related techniques |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4933898A (en) * | 1989-01-12 | 1990-06-12 | General Instrument Corporation | Secure integrated circuit chip with conductive shield |
| US5027397A (en) | 1989-09-12 | 1991-06-25 | International Business Machines Corporation | Data protection by detection of intrusion into electronic assemblies |
| JPH0438793A (ja) * | 1990-06-04 | 1992-02-07 | Toshiba Corp | データ転送制御回路およびこれを用いたダイナミック型半導体記憶装置 |
| RU2106686C1 (ru) * | 1993-06-24 | 1998-03-10 | Владимир Владимирович Волга | Способ защиты от обращений к памяти эвм посторонних пользователей и устройство для его осуществления |
| US5377264A (en) * | 1993-12-09 | 1994-12-27 | Pitney Bowes Inc. | Memory access protection circuit with encryption key |
| US5825878A (en) * | 1996-09-20 | 1998-10-20 | Vlsi Technology, Inc. | Secure memory management unit for microprocessor |
| US5861662A (en) | 1997-02-24 | 1999-01-19 | General Instrument Corporation | Anti-tamper bond wire shield for an integrated circuit |
| AU8495098A (en) * | 1997-07-16 | 1999-02-10 | California Institute Of Technology | Improved devices and methods for asynchronous processing |
| WO2000028399A1 (de) | 1998-11-05 | 2000-05-18 | Infineon Technologies Ag | Schutzschaltung für eine integrierte schaltung |
-
2000
- 2000-09-11 DE DE10044837A patent/DE10044837C1/de not_active Expired - Fee Related
-
2001
- 2001-08-30 JP JP2002524791A patent/JP4094944B2/ja not_active Expired - Fee Related
- 2001-08-30 EP EP01967051A patent/EP1334416B1/de not_active Expired - Lifetime
- 2001-08-30 AT AT01967051T patent/ATE293806T1/de not_active IP Right Cessation
- 2001-08-30 BR BR0113810-3A patent/BR0113810A/pt not_active IP Right Cessation
- 2001-08-30 RU RU2003110325/09A patent/RU2251724C2/ru not_active IP Right Cessation
- 2001-08-30 KR KR10-2003-7003500A patent/KR100508891B1/ko not_active Expired - Fee Related
- 2001-08-30 MX MXPA03002064A patent/MXPA03002064A/es active IP Right Grant
- 2001-08-30 DE DE50105977T patent/DE50105977D1/de not_active Expired - Lifetime
- 2001-08-30 WO PCT/DE2001/003335 patent/WO2002021241A2/de not_active Ceased
- 2001-08-30 CN CNB018154638A patent/CN1199092C/zh not_active Expired - Lifetime
- 2001-08-30 UA UA2003032024A patent/UA72342C2/uk unknown
- 2001-09-10 TW TW090122378A patent/TW539935B/zh not_active IP Right Cessation
-
2003
- 2003-03-11 US US10/386,332 patent/US7106091B2/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| RU2251724C2 (ru) | 2005-05-10 |
| CN1460203A (zh) | 2003-12-03 |
| EP1334416B1 (de) | 2005-04-20 |
| US20030218475A1 (en) | 2003-11-27 |
| ATE293806T1 (de) | 2005-05-15 |
| JP2004508630A (ja) | 2004-03-18 |
| JP4094944B2 (ja) | 2008-06-04 |
| WO2002021241A2 (de) | 2002-03-14 |
| UA72342C2 (en) | 2005-02-15 |
| DE50105977D1 (de) | 2005-05-25 |
| WO2002021241A3 (de) | 2003-06-05 |
| KR100508891B1 (ko) | 2005-08-18 |
| EP1334416A2 (de) | 2003-08-13 |
| DE10044837C1 (de) | 2001-09-13 |
| TW539935B (en) | 2003-07-01 |
| CN1199092C (zh) | 2005-04-27 |
| BR0113810A (pt) | 2004-01-13 |
| US7106091B2 (en) | 2006-09-12 |
| KR20030032016A (ko) | 2003-04-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| MXPA03002064A (es) | Arreglo de circuito y procedimiento para detectar un ataque indeseado en un circuito integrado. | |
| DE69838852D1 (de) | Verfahren und vorrichtung zur kopplung von signalen zwischen zwei schaltungen, in verschiedenen taktbereichen arbeitend | |
| RU2003110325A (ru) | Схемное устройство и способ детектирования несанкционированного вмешательства в интегральную схему | |
| AU1235100A (en) | Method and apparatus for reverse link overload detection | |
| ATE350766T1 (de) | Vorrichtung zum schutz einer integrierten schaltung | |
| WO2004044757A3 (en) | Method and apparatus for data acquisition | |
| MX9704092A (es) | Aparato y metodo para comunicacion de datos en serie usando microcomputadora general. | |
| AU2002257317A1 (en) | Pre-emphasis scheme | |
| TW346540B (en) | Test method of integrated circuit devices by using a dual edge clock technique | |
| EP1244225A3 (en) | System, method and device for determining a boundary of an information element | |
| WO2002063766A3 (en) | Method and apparatus for detecting valid signal information | |
| DE60208062D1 (de) | Digitales system und entsprechendes verfahren zur fehlererkennung | |
| ATE441988T1 (de) | Empfangsschaltung und verfahren zum empfang von codierten nachrichtensignalen | |
| TW200632643A (en) | System and method for data analysis | |
| TW255021B (en) | Testing data processing apparatus | |
| DE69719349D1 (de) | Lokalisieren von unterbrechungen in nachrichtenübertragungsverbindungen | |
| EP1197759A3 (en) | Reliable comparison circuit in an automatic test equipment | |
| DE60039787D1 (de) | Verfahren und produktpalette zum prüfen elektronischer produkte | |
| ATE408151T1 (de) | Verfahren und prüfschnittstelle zum überprüfen von digitalschaltungen | |
| WO2003016922A3 (en) | Electronic circuit and method for testing | |
| WO2003067274A3 (en) | Method and device for detecting faults on integrated circuits | |
| TW200508637A (en) | Circuit testing arrangement and approach therefor | |
| KR20010017264A (ko) | 데이터 통신 방법 | |
| ATE280950T1 (de) | Vorrichtung mit prozessor und unterspannungserkennung | |
| KR100200572B1 (ko) | 전자교환기의 하이웨이 pcm 모니터 장치 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FG | Grant or registration |