Girard et al., 2003 - Google Patents
Requirements for delay testing of look-up tables in SRAM-based FPGAsGirard et al., 2003
- Document ID
- 10373906228803221678
- Author
- Girard P
- Héron O
- Pravossoudovitch S
- Renovell M
- Publication year
- Publication venue
- The Eighth IEEE European Test Workshop, 2003. Proceedings.
External Links
Snippet
The objective of this paper is to analyze the detection of defects located in look-up-tables (LUTs) of SRAM-based FPGAs in the context of delay testing. Firstly, the static and dynamic behaviors of FPGA LUTs are described. Secondly, it is demonstrated that physical defects in …
- 238000001514 detection method 0 abstract description 15
Classifications
-
- H—ELECTRICITY
- H03—BASIC ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/177—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
- H03K19/17724—Structural details of logic blocks
- H03K19/17728—Reconfigurable logic blocks, e.g. lookup tables
-
- H—ELECTRICITY
- H03—BASIC ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/177—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
- H03K19/17748—Structural details of configuration resources
- H03K19/17764—Structural details of configuration resources for reliability
-
- H—ELECTRICITY
- H03—BASIC ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/177—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
- H03K19/17704—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
-
- H—ELECTRICITY
- H03—BASIC ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/177—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
- H03K19/1778—Structural details for adapting physical parameters
-
- H—ELECTRICITY
- H03—BASIC ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/1733—Controllable logic circuits
-
- H—ELECTRICITY
- H03—BASIC ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making or -braking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making or -braking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making or -braking characterised by the components used using semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making or -braking characterised by the components used using semiconductor devices using field-effect transistors
- H03K17/693—Switching arrangements with several input- or output-terminals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation; Subsequent repair; Testing stores during standby or offline operation
- G11C29/006—Checking stores for correct operation; Subsequent repair; Testing stores during standby or offline operation at wafer scale level, i.e. WSI
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5365165A (en) | Testability architecture and techniques for programmable interconnect architecture | |
| US5083083A (en) | Testability architecture and techniques for programmable interconnect architecture | |
| US4758745A (en) | User programmable integrated circuit interconnect architecture and test method | |
| US4857774A (en) | Testing apparatus and diagnostic method for use with programmable interconnect architecture | |
| US5223792A (en) | Testability architecture and techniques for programmable interconnect architecture | |
| US4910417A (en) | Universal logic module comprising multiplexers | |
| US5208530A (en) | Testability architecture and techniques for programmable interconnect architecture | |
| US5309091A (en) | Testability architecture and techniques for programmable interconnect architecture | |
| EP0632468A1 (en) | Fast data compression circuit for semiconductor memory chips including an abist structure | |
| Tahoori et al. | Application-independent testing of FPGA interconnects | |
| Renovell et al. | Different experiments in test generation for XILINX FPGAs | |
| US7111214B1 (en) | Circuits and methods for testing programmable logic devices using lookup tables and carry chains | |
| US7301836B1 (en) | Feature control circuitry for testing integrated circuits | |
| Renovell et al. | Test pattern and test configuration generation methodology for the logic of RAM-based FPGA | |
| Mitra et al. | Fault location in FPGA-based reconfigurable systems | |
| Kothe et al. | Embedded self repair by transistor and gate level reconfiguration | |
| Girard et al. | Requirements for delay testing of look-up tables in SRAM-based FPGAs | |
| Ralph et al. | Alternate path FDDI topology | |
| Girard et al. | Defect analysis for delay-fault BIST in FPGAs | |
| Girard et al. | Delay fault testing of look-up tables in SRAM-based FPGAs | |
| Reddy et al. | Detecting SEU-caused routing errors in SRAM-based FPGAs | |
| Renovell et al. | Testing the configurable interconnect/logic interface of SRAM-based FPGA's | |
| Girard et al. | High quality TPG for delay faults in look-up tables of FPGAs | |
| US6680871B1 (en) | Method and apparatus for testing memory embedded in mask-programmable logic device | |
| Zhao et al. | I/sub DDQ/testing of bridging faults in logic resources of reconfigurable field programmable gate arrays |