US20160322384A1 - Semiconductor structure having logic region and analog region - Google Patents
Semiconductor structure having logic region and analog region Download PDFInfo
- Publication number
- US20160322384A1 US20160322384A1 US14/700,748 US201514700748A US2016322384A1 US 20160322384 A1 US20160322384 A1 US 20160322384A1 US 201514700748 A US201514700748 A US 201514700748A US 2016322384 A1 US2016322384 A1 US 2016322384A1
- Authority
- US
- United States
- Prior art keywords
- layer
- epitaxial growth
- region
- semiconductor structure
- analog
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
-
- H01L27/1203—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02636—Selective deposition, e.g. simultaneous growth of mono- and non-monocrystalline semiconductor materials
- H01L21/02639—Preparation of substrate for selective deposition
-
- H01L21/84—
-
- H01L29/0684—
-
- H01L29/0847—
-
- H01L29/66234—
-
- H01L29/66568—
-
- H01L29/73—
-
- H01L29/78—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/027—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D87/00—Integrated devices comprising both bulk components and either SOI or SOS components on the same substrate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D10/00—Bipolar junction transistors [BJT]
- H10D10/01—Manufacture or treatment
- H10D10/021—Manufacture or treatment of heterojunction BJTs [HBT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D10/00—Bipolar junction transistors [BJT]
- H10D10/01—Manufacture or treatment
- H10D10/051—Manufacture or treatment of vertical BJTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D10/00—Bipolar junction transistors [BJT]
- H10D10/40—Vertical BJTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D10/00—Bipolar junction transistors [BJT]
- H10D10/80—Heterojunction BJTs
- H10D10/821—Vertical heterojunction BJTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0107—Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs
- H10D84/0109—Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs the at least one component covered by H10D12/00 or H10D30/00 being a MOS device
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/40—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00 with at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of IGFETs with BJTs
- H10D84/401—Combinations of FETs or IGBTs with BJTs
Definitions
- the present disclosure relates to a semiconductor structure and more particularly a semiconductor structure having a logic region and an analog region.
- a semiconductors structure can be fabricated using a silicon on insulator (SOI) structure.
- SOI structure can include a silicon substrate, an insulator and a thin (e.g. less than 100 nm) layer of silicon.
- a semiconductor structure can include a logic region and an analog region.
- a logic region can include one or more logic devices and an analog region can include one or more analog devices.
- a logic region can include one or more metal-oxide-semiconductor (having any conductor insulator and semiconductor) field effect transistor (MOSFET) and an analog region can include one or more bipolar device.
- MOSFETs can have channels that are defined within the thin silicon layer.
- a bipolar device can include e.g. an np junction, a pn junction, a bipolar junction transistor (BJT). An electrode of such a bipolar device can be defined within the substrate.
- a method can include epitaxially growing epitaxial growth material within a logic region of a semiconductor structure.
- a method can include performing simultaneously with the growing epitaxial growth within an analog region of the semiconductor structure.
- a method can include performing epitaxial growth to form an epitaxial growth formation that defines an electrode of an analog device within an analog region of the semiconductor structure, wherein the performing includes using a first surface and a second surface as seed surfaces.
- FIG. 1 is a flow diagram illustrating a method for fabricating a semiconductor structure
- FIG. 2 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage having an logic region and an analog region;
- FIG. 3 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage having formed holes to expose a substrate surface;
- FIG. 4 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of gate structures
- FIG. 5 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of a dielectric layer
- FIG. 6 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after removal of material at a dielectric layer to define spacers and expose areas of a surface for facilitation of epitaxial growth;
- FIG. 7 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after recessing of a dielectric layer to enlarge an area for facilitation of epitaxial growth;
- FIG. 8 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of an epitaxial growth formation
- FIG. 9 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of a dielectric layer for protection of epitaxial growth formations;
- FIG. 10 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of an epitaxial growth formation
- FIG. 11 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of a dielectric layer
- FIG. 12 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of a dielectric layer
- FIG. 13 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of a contact layer.
- an epitaxial growth material can be simultaneously grown within a logic region and an analog region of a semiconductor structure.
- a method can include at block 6 epitaxially growing epitaxial growth material within a logic region of a semiconductor structure.
- a method can include performing at block 8 , simultaneously with the growing, epitaxial growth within an analog region of the semiconductor structure.
- Substrate 102 in one embodiment can be formed of silicon.
- Layer 106 in one embodiment can be formed of dielectric material, e.g. oxide.
- Layer 110 in one embodiment can be formed of silicon and layer 112 can be formed of dielectric material, e.g. high K material.
- Layer 110 in one embodiment can be a thin silicon layer having a thickness in the range of e.g. 1 nm to about 100 nm.
- Layer 112 can be a pad oxide layer.
- semiconductor structure 10 can have a first region A and a second region B.
- First region A can be a logic region and can include logic and/or memory (e.g. SRAM, Flash, DRAM) metal oxide semiconductor field effect transistors (MOSFETs).
- Region B can be an analog region and can include, e.g., power or other analog bipolar devices, e.g., diodes (np or pn junctions).
- a logic region A can include one or more metal-oxide-semiconductor (having any conductor insulator and semiconductor) field effect transistor (MOSFET) and an analog region B can include one or more bipolar device.
- a mask can be applied over region A and material from layer 106 , layer 110 , and layer 112 can be removed from region B.
- An epitaxial growth formation (not shown) can then be epitaxially grown on Region B on a top surface of substrate 102 so that a top elevation of the epitaxial growth formation substantially corresponds to a top elevation of layer 110 .
- the substantially common elevation of layer 110 and the formation can facilitate further fabrication of logic and/or memory MOSFETs within logic region A and analog devices, e.g. bipolar devices within analog region B. It can be particularly advantageous for contact layer formation that contact layers be formed at a substantially common elevation.
- FIG. 3 illustrates a semiconductor structure 10 having substantially the configuration as shown in FIG. 2 after formation of shallow trench isolation formation 15 and shallow trench isolation formation 16 within an analog region B, and after formation of deep trench isolation formation 115 and deep trench isolation formation 116 within an analog region B.
- Substrate 102 layer 106 and layer 110 and layer 112 can be formed as described in connection with FIG. 2 and can have the same material construction as described in connection with FIG. 2 .
- Substrate 102 layer 106 and layer 110 can be provided by a silicon on insulator (SOI) structure (e.g. a prefabricated SOI wafer) in one embodiment.
- SOI silicon on insulator
- semiconductor structure 10 can include layer 118 formed on layer 112 .
- Layer 118 can be a mask layer. In one embodiment, layer 118 can be formed of photoresist material.
- First region A as shown in FIG. 3 can be a logic region and can include one or more active logic device, e.g., logic and/or memory (e.g. SRAM, Flash, DRAM) metal oxide semiconductor field effect transistors (MOSFETs).
- Region B can be an analog region and can include one or more analog device, e.g., one or more power or other analog bipolar device, e.g., one or more diode (np or pn junction) and/or one or more bipolar junction transfer (BJT).
- a logic region A can include one or more metal-oxide-semiconductor (having any conductor insulator and semiconductor) field effect transistor (MOSFET) and an analog region B can include one or more bipolar device.
- Substrate 102 which can be a silicon substrate can have various sections, e.g., p well section 1022 , n+ section 1024 , and deep n well section 1026 .
- section 1022 can be an n well section
- section 1024 can be a p+ section
- section 1026 can be a deep p well section using mask layer 118 .
- Layer 112 , layer 110 , and layer 106 can be patterned for formation of holes 117 . Holes 117 can expose the surface of substrate 102 .
- Substrate 102 can define a seed surface, e.g. surface 102 a (also labeled in FIG. 8 ) as set forth herein for formation of an epitaxial growth formation within region B.
- Semiconductor structure 10 as shown in FIG. 3 can include a logic region A
- Substrate 102 can be regarded as a substrate layer.
- FIG. 4 illustrates the semiconductor structure 10 as shown in FIG. 3 after removal of material of layer 118 and after formation of gate structures 120 .
- Gate structures can be formed on patterned layer 114 which patterned layer 114 can be formed on layer 110 .
- Layer 114 can be formed of dielectric material, e.g. a high k dielectric material.
- Gate structures 120 in one embodiment can be sacrificial gate structures and one embodiment can be non-sacrificial gate structures.
- Gate structures 120 within analog region B can define dummy gates and within logic region A gate structures can define active device gates or dummy gates. Dummy gates which do not provide a MOSFET gating function can be useful for fabrication of devices of semiconductor structure 10 . Dummy gates can be useful, e.g., for providing vertical and horizontal spacing of structural features within semiconductor structure 10 .
- FIG. 5 illustrates a logic region A and an analog region B of the semiconductor structure 10 as shown in FIG. 4 .
- Layer 122 can be a dielectric material layer and can define sidewalls of gate structures 120 .
- Gate structures at locations “i” can be active MOSFET gate structures.
- Gate structures at locations “ii” can be dummy gate structures.
- FIG. 6 illustrates the semiconductor structure 10 as shown in FIG. 5 after removal of sections of material of layer 122 from logic region A and analog region B.
- Within logic region A removal of material of layer 122 can expose a surface of layer 110 which can be a thin silicon layer.
- Within analog region B removal of material of layer 122 can expose a surface of layer 122 and a surface of substrate 102 .
- Layer 110 and substrate 102 can be formed of silicon.
- Logic region A can include shallow trench isolation formations 15 and 16 .
- Shallow trench isolation formations 15 and 16 of region A like deep trench isolation formation 115 and 116 of region B can be formed of dielectric material, e.g., oxide.
- Shallow trench isolation formations 15 and 16 within logic region A can have a shallower depth than deep trench isolation formations 115 and 116 within analog region B.
- a semiconductor structure including a substrate 102 and a dielectric layer 106 formed on the substrate 102 .
- a layer 110 formed on the dielectric layer 106 wherein each of the substrate 102 , the dielectric layer 106 and the layer 110 extend between a logic region A and an analog region B, wherein within the logic region A a surface 110 a (labeled in FIG. 8 ) of the layer 110 is exposed to serve as an epitaxial growth seed surface, and wherein within the analog region B a surface (one or more of surface 110 a 110 b or 110 c shown labeled in FIG. 8 ) of the layer 110 and a surface 102 a (labeled in FIG. 8 ) of the substrate 102 (substrate layer) can be exposed to serve as epitaxial growth seed surfaces.
- FIG. 7 illustrates the semiconductor structure 10 after lateral recessing of a section of material of layer 106 within analog region B.
- Lateral recessing of layer 106 can be performed using etching material that is selective to material of layer 106 .
- lateral recessing of material of layer 106 within region A can facilitate formation of an epitaxial growth formation of a merged configuration that includes sections grown from first and second seed surfaces that can be grown from first and second different layers.
- FIG. 8 illustrates the semiconductor structure 10 as shown in FIG. 7 after formation of an epitaxial growth formation 130 within region A and B.
- FIG. 8 illustrates an example of block 6 (growing epitaxial growth formation) and block 8 (performing, simultaneous with the growing, epitaxial growth) as set forth in reference to FIG. 1 .
- epitaxially growing can include epitaxially growing using a top surface 110 a of layer 110 as a seed surface.
- performing epitaxial growth can include using one or more of a top surface 110 a a side surface 110 b or a bottom surface 110 c of layer 110 as seed surfaces for the performing epitaxial growth.
- the performing epitaxial growth at block 8 can include using a top surface 102 a of substrate 102 (substrate layer) as a seed surface for the performing epitaxial growth.
- Seed surfaces for the performing epitaxial growth at block 8 can include spaced apart surfaces that are opposing surfaces, namely surface 110 c and surface 102 a (the sections of surface 102 a aligned under sections of surface 110 c ). While a method can be performed without lateral recessing of layer 106 as set forth in FIG.
- the presence of opposing surfaces 110 c and 102 a as seed surfaces for the performing epitaxial growth at block 8 can facilitate a formation of an epitaxial growth formation 130 within region B of unitary construction having a merged configuration with sections grown from different surfaces.
- the different surfaces can include surfaces of different and spaced apart layers 110 and 102 .
- the different surfaces can include opposing surfaces 110 c and 102 a.
- epitaxial growth formation 130 within logic region A can define a source-drain of an active MOSFET as shown.
- epitaxial growth formation 130 within analog region B can define an electrode of an analog device.
- epitaxial growth formation 130 in region A and region B can include p type material and in region B can define an p electrode of a pn junction that includes an n electrode defined by section 1022 (where section 1022 is an n well section).
- epitaxial growth formation 130 can define an electrode of a bipolar junction transistor (BJT).
- BJT bipolar junction transistor
- FIG. 9 illustrates the semiconductor structure 10 as shown in FIG. 8 after removal of a section of material of layer 122 from region B and after formation of layer 134 over formation 130 .
- Layer 134 in one embodiment can be formed of dielectric material, e.g. a low-k dielectric material.
- FIG. 10 illustrates the semiconductor structure 10 as shown in FIG. 9 after lateral recessing of material of above layer 106 , above n+ section 1024 of substrate 102 , and after formation of epitaxial growth formation 140 within logic region A and analog region B.
- FIG. 10 illustrates the semiconductor structure 10 as shown in FIG. 9 after formation of an epitaxial growth formation 140 within region A and B.
- FIG. 10 illustrates an example of block 6 (growing epitaxial growth formation) and block 8 (performing, simultaneous with the growing, epitaxial growth) as set forth in reference to FIG. 1 .
- epitaxially growing can include epitaxially growing using a top surface 110 a of layer 110 as a seed surface.
- performing epitaxial growth can include using one or more of a top surface 110 a a side surface 110 b or a bottom surface 110 c of layer 110 as seed surfaces for the performing epitaxial growth.
- the performing epitaxial growth at block 8 can include using a top surface 102 a of substrate 102 (substrate layer) as a seed surface for the performing epitaxial growth.
- Seed surfaces for the performing epitaxial growth at block 8 can include spaced apart surfaces that are opposing surfaces, namely surface 110 c and surface 102 a (the sections at surface 102 a that are aligned under sections of surface 110 c. While a method can be performed without lateral recessing of layer 106 as set forth in FIG.
- the presence of opposing surfaces 110 c and 102 a as seed surfaces for the performing epitaxial growth at block 8 can facilitate a formation of an epitaxial growth formation 140 within region B of unitary construction having a merged configuration with sections grown from different surfaces.
- the different surfaces can include surfaces of different and spaced apart layers 110 and 102 .
- the different surfaces can include opposing surfaces 110 c and 102 a (sections of surface 102 a that are aligned under sections of surface 110 c can be regarded as opposing such sections of surface 110 c ).
- epitaxial growth formation 140 within logic region A can define a source-drain of an active MOSFET as shown.
- epitaxial growth formation 140 within analog region B can define an electrode of an analog device.
- epitaxial growth formation 140 can include n type material and can define an n electrode of an np junction that includes p electrode defined by p well 1022 adjacent to an electrode defined by n+ section 1024 and formation 140 .
- formation 140 can define an electrode of a bipolar junction transistor (BJT).
- BJT bipolar junction transistor
- FIG. 11 illustrates the semiconductor structure 10 as shown in FIG. 10 after removal of layer 134 .
- FIG. 12 illustrates the semiconductor structure 10 as shown in FIG. 11 after formation of layer 143 and layer 146 .
- Layer 143 can be silicide layer formed by silicidation.
- Layer 146 can be a dielectric layer, e.g., oxide layer.
- FIG. 13 illustrates the semiconductor structure 10 as shown in FIG. 12 after removal of material of layer 110 to define holes 154 which can expose layer 143 . Holes 154 can be filled with conductive contact formations 158 for completion of contacts. Conductive contact formations 158 can be formed e.g. of tungsten, copper, aluminum or silver.
- the method as set for in FIG. 1 can provide for conductive contact formations 158 within each of logic region A and analog region B having substantially common bottom elevations.
- the method of FIG. 1 can use a single epitaxial growth process in which an epitaxial growth formation 130 defining a source-drain of active MOSFETs within logic region A and an epitaxial growth formation 130 defining an electrode of a bipolar device within analog region B can be simultaneously formed.
- an epitaxial growth formation 140 defining a source-drain of active MOSFETs within logic region A and an epitaxial growth formation 140 defining an electrode of a bipolar device within analog region B can be simultaneously formed.
- semiconductor structure 10 as set forth in FIGS. 8 and 10 there is illustrated a method of fabricating a semiconductor structure, the method including growing epitaxially growth material to form an epitaxial growth formation that defines an active metal oxide semiconductor field effect transistor (MOSFET) within a logic region of a semiconductor structure, and performing, simultaneously with the growing, epitaxial growth to form an epitaxial growth formation that defines an analog device within an analog region of the semiconductor structure.
- the epitaxial growth formation of the logic region A can define an active metal oxide semiconductor field effect transistor (MOSFET) by defining a source-drain of an active MOSFET as set forth herein.
- the epitaxial growth formation of the analog region B can define an analog device by defining an electrode of an analog device as set forth herein.
- semiconductor structure 10 as set forth in FIGS. 8 and 10 there is illustrated performing epitaxial growth to form an epitaxial growth formation that defines an electrode of an analog device within an analog region of the semiconductor structure, wherein the performing includes using a first surface and a second surface as seed surfaces, and wherein the first surface and the second surface are opposing surfaces.
- the first surface and the second surface can be provided on different layers 110 and 102 .
- the first surface can be provided on a top surface 110 a of layer 110 and the second surface can be provided by a bottom surface 110 c of the layer 110 .
- the semiconductor structure 10 can be formed using a silicon on insulator (SOI) structure having layers 102 , 106 , and 110 .
- SOI silicon on insulator
- the epitaxial growth formation 130 and 140 has a top elevation higher that a top elevation of the SOI structure having layer 110 as a top layer.
- analog region A shown in FIGS. 7 and 9 can have sections of substrate 102 exposed during a fabrication stage for facilitation of an epitaxial growth formation 130 or 140 .
- layer 110 within logic region A can remain in its entirety so that layer 110 convers an entirety of substrate 102 within region A during each formation stage as described in reference to FIGS. 2-13 and further so that region A is absent an exposed section of layer 110 during the fabrication process depicted in FIGS. 2-13 .
- Each of the formed layers as set forth herein, e.g., layer 102 , layer 106 , layer 110 , layer 112 , layer 120 , layer 122 , layer 134 , layer 142 , and/or layer 146 can be formed by way of deposition using any of a variety of deposition processes, including, for example, physical vapor deposition (PVD), atomic layer deposition (ALD), chemical vapor deposition (CVD), sputtering, or other known processes, depending on the material composition of the layer.
- PVD physical vapor deposition
- ALD atomic layer deposition
- CVD chemical vapor deposition
- sputtering or other known processes, depending on the material composition of the layer.
- One or more layer of layer 102 , layer 106 , layer 110 , layer 112 , layer 120 , layer 122 , layer 134 , layer 142 , and/or layer 146 can alternatively be formed by way of a material growth process, e.g. a thermal growth process.
- a protective mask layer as set forth herein may include a material such as, for example, silicon nitride, silicon oxide, or silicon oxynitride, and may be deposited using conventional deposition processes, such as, for example, CVD or plasma-enhanced CVD (PECVD).
- a protective mask layer may be or include an organic material.
- flowable oxide such as, for example, a hydrogen silsesquioxane polymer, or a carbon-free silsesquioxane polymer
- F-CVD flowable chemical vapor deposition
- a protective mask layer may be or include an organic polymer, for example, polyacrylate resin, epoxy resin, phenol resin, polyamide resin, polyimide resin, unsaturated polyester resin, polyphenylene ether resin, polyphenylenesulfide resin or benzocyclobutene (BCB).
- Removing material of a layer as set forth herein can be achieved by any suitable etching process, such as dry or wet etching processing.
- etching process such as dry or wet etching processing.
- isotropic dry etching may be used by, for example, ion beam etching, plasma etching or isotropic RIE.
- isotropic wet etching may also be performed using etching solutions selective to the material subject to removal.
- a method or device that “comprises”, “has”, “includes” or “contains” one or more steps or elements possesses those one or more steps or elements, but is not limited to possessing only those one or more steps or elements.
- a step of a method or an element of a device that “comprises”, “has”, “includes” or “contains” one or more features possesses those one or more features, but is not limited to possessing only those one or more features.
- a device or structure that is configured in a certain way is configured in at least that way, but may also be configured in ways that are not listed. It will be understood that embodiments described as having a certain number of elements can be practiced with less than or greater than the certain number of elements.
- the term “defines” encompass relationships where an element is partially defined as well as relationships where an element is entirely defined.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Bipolar Integrated Circuits (AREA)
Abstract
Description
- The present disclosure relates to a semiconductor structure and more particularly a semiconductor structure having a logic region and an analog region.
- A semiconductors structure can be fabricated using a silicon on insulator (SOI) structure. A SOI structure can include a silicon substrate, an insulator and a thin (e.g. less than 100 nm) layer of silicon. A semiconductor structure can include a logic region and an analog region. A logic region can include one or more logic devices and an analog region can include one or more analog devices. In one example, a logic region can include one or more metal-oxide-semiconductor (having any conductor insulator and semiconductor) field effect transistor (MOSFET) and an analog region can include one or more bipolar device. Such MOSFETs can have channels that are defined within the thin silicon layer. A bipolar device can include e.g. an np junction, a pn junction, a bipolar junction transistor (BJT). An electrode of such a bipolar device can be defined within the substrate.
- A method can include epitaxially growing epitaxial growth material within a logic region of a semiconductor structure. A method can include performing simultaneously with the growing epitaxial growth within an analog region of the semiconductor structure. A method can include performing epitaxial growth to form an epitaxial growth formation that defines an electrode of an analog device within an analog region of the semiconductor structure, wherein the performing includes using a first surface and a second surface as seed surfaces.
- One or more aspects of the present invention are particularly pointed out and distinctly claimed as examples in the claims at the conclusion of the specification. The foregoing and other objects, features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
-
FIG. 1 is a flow diagram illustrating a method for fabricating a semiconductor structure; -
FIG. 2 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage having an logic region and an analog region; -
FIG. 3 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage having formed holes to expose a substrate surface; -
FIG. 4 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of gate structures; -
FIG. 5 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of a dielectric layer; -
FIG. 6 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after removal of material at a dielectric layer to define spacers and expose areas of a surface for facilitation of epitaxial growth; -
FIG. 7 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after recessing of a dielectric layer to enlarge an area for facilitation of epitaxial growth; -
FIG. 8 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of an epitaxial growth formation; -
FIG. 9 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of a dielectric layer for protection of epitaxial growth formations; -
FIG. 10 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of an epitaxial growth formation; -
FIG. 11 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of a dielectric layer; -
FIG. 12 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of a dielectric layer; -
FIG. 13 is a cutaway side view of a semiconductor structure in an intermediary fabrication stage after formation of a contact layer. - According to a method, an epitaxial growth material can be simultaneously grown within a logic region and an analog region of a semiconductor structure. Referring to the flow drawing of
FIG. 1 a method can include atblock 6 epitaxially growing epitaxial growth material within a logic region of a semiconductor structure. A method can include performing atblock 8, simultaneously with the growing, epitaxial growth within an analog region of the semiconductor structure. - In reference to
FIG. 2 there is shown asemiconductor structure 10 having asubstrate 102,layer 106,layer 110, andlayer 112.Substrate 102 in one embodiment can be formed of silicon.Layer 106 in one embodiment can be formed of dielectric material, e.g. oxide.Layer 110 in one embodiment can be formed of silicon andlayer 112 can be formed of dielectric material, e.g. high K material.Layer 110 in one embodiment can be a thin silicon layer having a thickness in the range of e.g. 1 nm to about 100 nm.Layer 112 can be a pad oxide layer. - In one embodiment,
semiconductor structure 10 can have a first region A and a second region B. First region A can be a logic region and can include logic and/or memory (e.g. SRAM, Flash, DRAM) metal oxide semiconductor field effect transistors (MOSFETs). Region B can be an analog region and can include, e.g., power or other analog bipolar devices, e.g., diodes (np or pn junctions). In one example, a logic region A can include one or more metal-oxide-semiconductor (having any conductor insulator and semiconductor) field effect transistor (MOSFET) and an analog region B can include one or more bipolar device. For formation of devices at analog region B, in one embodiment, a mask can be applied over region A and material fromlayer 106,layer 110, andlayer 112 can be removed from region B. An epitaxial growth formation (not shown) can then be epitaxially grown on Region B on a top surface ofsubstrate 102 so that a top elevation of the epitaxial growth formation substantially corresponds to a top elevation oflayer 110. Accordingly, the substantially common elevation oflayer 110 and the formation can facilitate further fabrication of logic and/or memory MOSFETs within logic region A and analog devices, e.g. bipolar devices within analog region B. It can be particularly advantageous for contact layer formation that contact layers be formed at a substantially common elevation. It was observed that a process for epitaxially growing a formation within region B to obtain an elevation substantially in common with an elevation oflayer 110 can be costly. A reduced cost method for formation of logic and/or memory MOSFETs within logic region A and an analog device within an analog region B is set forth in one example with reference toFIGS. 3-13 . - Referring to
FIG. 3 ,FIG. 3 illustrates asemiconductor structure 10 having substantially the configuration as shown inFIG. 2 after formation of shallowtrench isolation formation 15 and shallowtrench isolation formation 16 within an analog region B, and after formation of deeptrench isolation formation 115 and deeptrench isolation formation 116 within an analogregion B. Substrate 102layer 106 andlayer 110 andlayer 112 can be formed as described in connection withFIG. 2 and can have the same material construction as described in connection withFIG. 2 .Substrate 102layer 106 andlayer 110 can be provided by a silicon on insulator (SOI) structure (e.g. a prefabricated SOI wafer) in one embodiment. Further referring tosemiconductor structure 10 as shown inFIG. 3 ,semiconductor structure 10 can includelayer 118 formed onlayer 112.Layer 118 can be a mask layer. In one embodiment,layer 118 can be formed of photoresist material. First region A as shown inFIG. 3 can be a logic region and can include one or more active logic device, e.g., logic and/or memory (e.g. SRAM, Flash, DRAM) metal oxide semiconductor field effect transistors (MOSFETs). Region B can be an analog region and can include one or more analog device, e.g., one or more power or other analog bipolar device, e.g., one or more diode (np or pn junction) and/or one or more bipolar junction transfer (BJT). In one example, a logic region A can include one or more metal-oxide-semiconductor (having any conductor insulator and semiconductor) field effect transistor (MOSFET) and an analog region B can include one or more bipolar device. -
Substrate 102 which can be a silicon substrate can have various sections, e.g.,p well section 1022,n+ section 1024, and deepn well section 1026. In an alternative embodiment,section 1022 can be an n well section,section 1024 can be a p+ section andsection 1026 can be a deep p well section usingmask layer 118.Layer 112,layer 110, andlayer 106 can be patterned for formation ofholes 117.Holes 117 can expose the surface ofsubstrate 102.Substrate 102 can define a seed surface,e.g. surface 102 a (also labeled inFIG. 8 ) as set forth herein for formation of an epitaxial growth formation within regionB. Semiconductor structure 10 as shown inFIG. 3 can include a logicregion A Substrate 102 can be regarded as a substrate layer. -
FIG. 4 illustrates thesemiconductor structure 10 as shown inFIG. 3 after removal of material oflayer 118 and after formation ofgate structures 120. Gate structures can be formed on patternedlayer 114 which patternedlayer 114 can be formed onlayer 110.Layer 114 can be formed of dielectric material, e.g. a high k dielectric material.Gate structures 120 in one embodiment can be sacrificial gate structures and one embodiment can be non-sacrificial gate structures.Gate structures 120 within analog region B can define dummy gates and within logic region A gate structures can define active device gates or dummy gates. Dummy gates which do not provide a MOSFET gating function can be useful for fabrication of devices ofsemiconductor structure 10. Dummy gates can be useful, e.g., for providing vertical and horizontal spacing of structural features withinsemiconductor structure 10. -
FIG. 5 illustrates a logic region A and an analog region B of thesemiconductor structure 10 as shown inFIG. 4 .Layer 122 can be a dielectric material layer and can define sidewalls ofgate structures 120. Gate structures at locations “i” can be active MOSFET gate structures. Gate structures at locations “ii” can be dummy gate structures.FIG. 6 illustrates thesemiconductor structure 10 as shown inFIG. 5 after removal of sections of material oflayer 122 from logic region A and analog region B. Within logic region A removal of material oflayer 122 can expose a surface oflayer 110 which can be a thin silicon layer. Within analog region B removal of material oflayer 122 can expose a surface oflayer 122 and a surface ofsubstrate 102.Layer 110 andsubstrate 102 can be formed of silicon. Logic region A can include shallow 15 and 16. Shallowtrench isolation formations 15 and 16 of region A like deeptrench isolation formations 115 and 116 of region B can be formed of dielectric material, e.g., oxide. Shallowtrench isolation formation 15 and 16 within logic region A can have a shallower depth than deeptrench isolation formations 115 and 116 within analog region B.trench isolation formations - Referring to
semiconductor structure 10 as set forth inFIG. 6 there is set forth a semiconductor structure including asubstrate 102 and adielectric layer 106 formed on thesubstrate 102. There is also set forth in reference toFIGS. 6 alayer 110 formed on thedielectric layer 106, wherein each of thesubstrate 102, thedielectric layer 106 and thelayer 110 extend between a logic region A and an analog region B, wherein within the logic region A asurface 110 a (labeled inFIG. 8 ) of thelayer 110 is exposed to serve as an epitaxial growth seed surface, and wherein within the analog region B a surface (one or more ofsurface 110 a 110 b or 110 c shown labeled inFIG. 8 ) of thelayer 110 and asurface 102 a (labeled inFIG. 8 ) of the substrate 102 (substrate layer) can be exposed to serve as epitaxial growth seed surfaces. -
FIG. 7 illustrates thesemiconductor structure 10 after lateral recessing of a section of material oflayer 106 within analog region B. Lateral recessing oflayer 106 can be performed using etching material that is selective to material oflayer 106. As will be set forth herein lateral recessing of material oflayer 106 within region A can facilitate formation of an epitaxial growth formation of a merged configuration that includes sections grown from first and second seed surfaces that can be grown from first and second different layers. -
FIG. 8 illustrates thesemiconductor structure 10 as shown inFIG. 7 after formation of anepitaxial growth formation 130 within region A and B.FIG. 8 illustrates an example of block 6 (growing epitaxial growth formation) and block 8 (performing, simultaneous with the growing, epitaxial growth) as set forth in reference toFIG. 1 . Within logic region A epitaxially growing (block 6) can include epitaxially growing using atop surface 110 a oflayer 110 as a seed surface. Within analog region B performing epitaxial growth (block 8) can include using one or more of atop surface 110 a aside surface 110 b or abottom surface 110 c oflayer 110 as seed surfaces for the performing epitaxial growth. Simultaneous with the using one or more of atop surface 110 a aside surface 110 b or abottom surface 110 c oflayer 110 as seed surfaces, the performing epitaxial growth atblock 8 can include using atop surface 102 a of substrate 102 (substrate layer) as a seed surface for the performing epitaxial growth. Seed surfaces for the performing epitaxial growth atblock 8 can include spaced apart surfaces that are opposing surfaces, namely surface 110 c and surface 102 a (the sections ofsurface 102 a aligned under sections ofsurface 110 c). While a method can be performed without lateral recessing oflayer 106 as set forth inFIG. 7 , the presence of opposing 110 c and 102 a as seed surfaces for the performing epitaxial growth atsurfaces block 8 can facilitate a formation of anepitaxial growth formation 130 within region B of unitary construction having a merged configuration with sections grown from different surfaces. The different surfaces can include surfaces of different and spaced apart layers 110 and 102. The different surfaces can include opposing 110 c and 102 a.surfaces - Referring to
FIG. 8 epitaxial growth formation 130 within logic region A can define a source-drain of an active MOSFET as shown. Referring toFIG. 8 epitaxial growth formation 130 within analog region B can define an electrode of an analog device. In one embodiment,epitaxial growth formation 130 in region A and region B can include p type material and in region B can define an p electrode of a pn junction that includes an n electrode defined by section 1022 (wheresection 1022 is an n well section). In one embodiment,epitaxial growth formation 130 can define an electrode of a bipolar junction transistor (BJT).Epitaxial growth formation 130 within analog region A andepitaxial growth formation 130 within analog region B can be simultaneously formed atblock 6 and 8 (FIG. 1 ) during a common epitaxial growth formation process. -
FIG. 9 illustrates thesemiconductor structure 10 as shown inFIG. 8 after removal of a section of material oflayer 122 from region B and after formation oflayer 134 overformation 130.Layer 134 in one embodiment can be formed of dielectric material, e.g. a low-k dielectric material.FIG. 10 illustrates thesemiconductor structure 10 as shown inFIG. 9 after lateral recessing of material ofabove layer 106, aboven+ section 1024 ofsubstrate 102, and after formation ofepitaxial growth formation 140 within logic region A and analog region B. -
FIG. 10 illustrates thesemiconductor structure 10 as shown inFIG. 9 after formation of anepitaxial growth formation 140 within region A and B.FIG. 10 illustrates an example of block 6 (growing epitaxial growth formation) and block 8 (performing, simultaneous with the growing, epitaxial growth) as set forth in reference toFIG. 1 . Within logic region A epitaxially growing (block 6) can include epitaxially growing using atop surface 110 a oflayer 110 as a seed surface. Within analog region B performing epitaxial growth (block 8) can include using one or more of atop surface 110 a aside surface 110 b or abottom surface 110 c oflayer 110 as seed surfaces for the performing epitaxial growth. Simultaneous with the using one or more of atop surface 110 a aside surface 110 b or abottom surface 110 c oflayer 110 as seed surfaces, the performing epitaxial growth atblock 8 can include using atop surface 102 a of substrate 102 (substrate layer) as a seed surface for the performing epitaxial growth. Seed surfaces for the performing epitaxial growth atblock 8 can include spaced apart surfaces that are opposing surfaces, namely surface 110 c and surface 102 a (the sections atsurface 102 a that are aligned under sections ofsurface 110 c. While a method can be performed without lateral recessing oflayer 106 as set forth inFIG. 10 , the presence of opposing 110 c and 102 a as seed surfaces for the performing epitaxial growth atsurfaces block 8 can facilitate a formation of anepitaxial growth formation 140 within region B of unitary construction having a merged configuration with sections grown from different surfaces. The different surfaces can include surfaces of different and spaced apart layers 110 and 102. The different surfaces can include opposing 110 c and 102 a (sections ofsurfaces surface 102 a that are aligned under sections ofsurface 110 c can be regarded as opposing such sections ofsurface 110 c). - Referring to
FIG. 10 epitaxial growth formation 140 within logic region A can define a source-drain of an active MOSFET as shown. Referring toFIG. 10 epitaxial growth formation 140 within analog region B can define an electrode of an analog device. In one embodiment,epitaxial growth formation 140 can include n type material and can define an n electrode of an np junction that includes p electrode defined by p well 1022 adjacent to an electrode defined byn+ section 1024 andformation 140. In one embodiment,formation 140 can define an electrode of a bipolar junction transistor (BJT).Epitaxial growth formation 140 within analog region A andepitaxial growth formation 140 within analog region B can be simultaneously formed during a common epitaxially growth formation process. -
FIG. 11 illustrates thesemiconductor structure 10 as shown inFIG. 10 after removal oflayer 134.FIG. 12 illustrates thesemiconductor structure 10 as shown inFIG. 11 after formation oflayer 143 andlayer 146.Layer 143 can be silicide layer formed by silicidation.Layer 146 can be a dielectric layer, e.g., oxide layer. -
FIG. 13 illustrates thesemiconductor structure 10 as shown inFIG. 12 after removal of material oflayer 110 to defineholes 154 which can exposelayer 143.Holes 154 can be filled withconductive contact formations 158 for completion of contacts.Conductive contact formations 158 can be formed e.g. of tungsten, copper, aluminum or silver. The method as set for inFIG. 1 can provide forconductive contact formations 158 within each of logic region A and analog region B having substantially common bottom elevations. The method ofFIG. 1 can use a single epitaxial growth process in which anepitaxial growth formation 130 defining a source-drain of active MOSFETs within logic region A and anepitaxial growth formation 130 defining an electrode of a bipolar device within analog region B can be simultaneously formed. The method ofFIG. 1 can use a single epitaxial growth process in which anepitaxial growth formation 140 defining a source-drain of active MOSFETs within logic region A and anepitaxial growth formation 140 defining an electrode of a bipolar device within analog region B can be simultaneously formed. - Referring to
semiconductor structure 10 as set forth inFIGS. 8 and 10 there is illustrated a method of fabricating a semiconductor structure, the method including growing epitaxially growth material to form an epitaxial growth formation that defines an active metal oxide semiconductor field effect transistor (MOSFET) within a logic region of a semiconductor structure, and performing, simultaneously with the growing, epitaxial growth to form an epitaxial growth formation that defines an analog device within an analog region of the semiconductor structure. The epitaxial growth formation of the logic region A can define an active metal oxide semiconductor field effect transistor (MOSFET) by defining a source-drain of an active MOSFET as set forth herein. The epitaxial growth formation of the analog region B can define an analog device by defining an electrode of an analog device as set forth herein. - Referring to
semiconductor structure 10 as set forth inFIGS. 8 and 10 there is illustrated performing epitaxial growth to form an epitaxial growth formation that defines an electrode of an analog device within an analog region of the semiconductor structure, wherein the performing includes using a first surface and a second surface as seed surfaces, and wherein the first surface and the second surface are opposing surfaces. In one embodiment the first surface and the second surface can be provided on 110 and 102. In one embodiment the first surface can be provided on adifferent layers top surface 110 a oflayer 110 and the second surface can be provided by abottom surface 110 c of thelayer 110. In one embodiment thesemiconductor structure 10 can be formed using a silicon on insulator (SOI) 102, 106, and 110. In one embodiment thestructure having layers 130 and 140 has a top elevation higher that a top elevation of the SOIepitaxial growth formation structure having layer 110 as a top layer. In the embodiments set forth herein, analog region A shown inFIGS. 7 and 9 can have sections ofsubstrate 102 exposed during a fabrication stage for facilitation of an 130 or 140. In oneepitaxial growth formation embodiment layer 110 within logic region A can remain in its entirety so thatlayer 110 convers an entirety ofsubstrate 102 within region A during each formation stage as described in reference toFIGS. 2-13 and further so that region A is absent an exposed section oflayer 110 during the fabrication process depicted inFIGS. 2-13 . - Each of the formed layers as set forth herein, e.g.,
layer 102,layer 106,layer 110,layer 112,layer 120,layer 122,layer 134,layer 142, and/orlayer 146 can be formed by way of deposition using any of a variety of deposition processes, including, for example, physical vapor deposition (PVD), atomic layer deposition (ALD), chemical vapor deposition (CVD), sputtering, or other known processes, depending on the material composition of the layer. One or more layer oflayer 102,layer 106,layer 110,layer 112,layer 120,layer 122,layer 134,layer 142, and/orlayer 146 can alternatively be formed by way of a material growth process, e.g. a thermal growth process. - In one example, a protective mask layer as set forth herein, e.g., a mask layers for
patterning layer 102,layer 106,layer 110,layer 112,layer 120,layer 122,layer 134,layer 142, and/orlayer 146 as set forth herein may include a material such as, for example, silicon nitride, silicon oxide, or silicon oxynitride, and may be deposited using conventional deposition processes, such as, for example, CVD or plasma-enhanced CVD (PECVD). In other examples, other mask materials may be used depending upon the materials used in semiconductor structure. For instance, a protective mask layer may be or include an organic material. For instance, flowable oxide such as, for example, a hydrogen silsesquioxane polymer, or a carbon-free silsesquioxane polymer, may be deposited by flowable chemical vapor deposition (F-CVD). In another example, a protective mask layer may be or include an organic polymer, for example, polyacrylate resin, epoxy resin, phenol resin, polyamide resin, polyimide resin, unsaturated polyester resin, polyphenylene ether resin, polyphenylenesulfide resin or benzocyclobutene (BCB). - Removing material of a layer as set forth herein, e.g.,
layer 102,layer 106,layer 110,layer 112,layer 120,layer 122,layer 134,layer 142, and/orlayer 146 can be achieved by any suitable etching process, such as dry or wet etching processing. In one example, isotropic dry etching may be used by, for example, ion beam etching, plasma etching or isotropic RIE. In another example, isotropic wet etching may also be performed using etching solutions selective to the material subject to removal. - The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprise” (and any form of comprise, such as “comprises” and “comprising”), “have” (and any form of have, such as “has” and “having”), “include” (and any form of include, such as “includes” and “including”), and “contain” (and any form contain, such as “contains” and “containing”) are open-ended linking verbs. As a result, a method or device that “comprises”, “has”, “includes” or “contains” one or more steps or elements possesses those one or more steps or elements, but is not limited to possessing only those one or more steps or elements. Likewise, a step of a method or an element of a device that “comprises”, “has”, “includes” or “contains” one or more features possesses those one or more features, but is not limited to possessing only those one or more features. Furthermore, a device or structure that is configured in a certain way is configured in at least that way, but may also be configured in ways that are not listed. It will be understood that embodiments described as having a certain number of elements can be practiced with less than or greater than the certain number of elements. The term “defines” encompass relationships where an element is partially defined as well as relationships where an element is entirely defined.
- The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below, if any, are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of one or more aspects of the invention and the practical application, and to enable others of ordinary skill in the art to understand one or more aspects of the invention for various embodiments with various modifications as are suited to the particular use contemplated.
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/700,748 US9496280B1 (en) | 2015-04-30 | 2015-04-30 | Semiconductor structure having logic region and analog region |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/700,748 US9496280B1 (en) | 2015-04-30 | 2015-04-30 | Semiconductor structure having logic region and analog region |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20160322384A1 true US20160322384A1 (en) | 2016-11-03 |
| US9496280B1 US9496280B1 (en) | 2016-11-15 |
Family
ID=57205118
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/700,748 Expired - Fee Related US9496280B1 (en) | 2015-04-30 | 2015-04-30 | Semiconductor structure having logic region and analog region |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US9496280B1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220406606A1 (en) * | 2021-06-17 | 2022-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Device and Method of Manufacturing |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4322453B2 (en) * | 2001-09-27 | 2009-09-02 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
-
2015
- 2015-04-30 US US14/700,748 patent/US9496280B1/en not_active Expired - Fee Related
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220406606A1 (en) * | 2021-06-17 | 2022-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Device and Method of Manufacturing |
| KR20220168966A (en) * | 2021-06-17 | 2022-12-26 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Semiconductor device and method of manufacturing |
| TWI809743B (en) * | 2021-06-17 | 2023-07-21 | 台灣積體電路製造股份有限公司 | Semiconductor device and method of manufacturing |
| US11798809B2 (en) * | 2021-06-17 | 2023-10-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of manufacturing |
| KR102805196B1 (en) * | 2021-06-17 | 2025-05-08 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Semiconductor device and method of manufacturing |
| US12400861B2 (en) | 2021-06-17 | 2025-08-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of manufacturing |
Also Published As
| Publication number | Publication date |
|---|---|
| US9496280B1 (en) | 2016-11-15 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10566430B2 (en) | Field effect transistor devices having gate contacts formed in active region overlapping source/drain contacts | |
| US10868179B2 (en) | Fin-type field effect transistor structure and manufacturing method thereof | |
| TWI433301B (en) | Semiconductor component and method of forming same | |
| US10084085B2 (en) | Fin field effect transistor (FinFET) device structure with stop layer and method for forming the same | |
| KR101699133B1 (en) | Semiconductor structure and fabricating method thereof | |
| US20160343708A1 (en) | Semiconductor devices and methods of manufacturing the same | |
| US9490317B1 (en) | Gate contact structure having gate contact layer | |
| US11735628B2 (en) | Nanosheet metal-oxide semiconductor field effect transistor with asymmetric threshold voltage | |
| US9171927B2 (en) | Spacer replacement for replacement metal gate semiconductor devices | |
| US10453741B2 (en) | Method for forming semiconductor device contact | |
| US9640660B2 (en) | Asymmetrical FinFET structure and method of manufacturing same | |
| US9252014B2 (en) | Trench sidewall protection for selective epitaxial semiconductor material formation | |
| US11114546B2 (en) | Semiconductor device and formation thereof | |
| US10050125B1 (en) | Vertical-transport field-effect transistors with an etched-through source/drain cavity | |
| US9390939B2 (en) | Methods of forming MIS contact structures for semiconductor devices and the resulting devices | |
| US9620420B2 (en) | Semiconductor arrangement and formation thereof | |
| US9318371B2 (en) | Shallow trench isolation structure | |
| US10211317B1 (en) | Vertical-transport field-effect transistors with an etched-through source/drain cavity | |
| US9496280B1 (en) | Semiconductor structure having logic region and analog region | |
| US20180342507A1 (en) | Integration of vertical-transport transistors and high-voltage transistors | |
| US11742400B2 (en) | Fin field effect transistor (FinFET) device structure with deep contact structure |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZANG, HUI;LIU, BINGWU;WU, XUSHENG;SIGNING DATES FROM 20150424 TO 20150427;REEL/FRAME:035538/0780 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: ALSEPHINA INNOVATIONS INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049669/0749 Effective date: 20181126 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20241115 |